P1010RDB.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * P010 RDB board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #include <asm/config_mpc85xx.h>
  12. #define CONFIG_NAND_FSL_IFC
  13. #ifdef CONFIG_SDCARD
  14. #define CONFIG_SPL_MMC_MINIMAL
  15. #define CONFIG_SPL_FLUSH_IMAGE
  16. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  17. #define CONFIG_SYS_TEXT_BASE 0x11001000
  18. #define CONFIG_SPL_TEXT_BASE 0xD0001000
  19. #define CONFIG_SPL_PAD_TO 0x18000
  20. #define CONFIG_SPL_MAX_SIZE (96 * 1024)
  21. #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
  22. #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
  23. #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
  24. #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
  25. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  26. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  27. #define CONFIG_SPL_MMC_BOOT
  28. #ifdef CONFIG_SPL_BUILD
  29. #define CONFIG_SPL_COMMON_INIT_DDR
  30. #endif
  31. #endif
  32. #ifdef CONFIG_SPIFLASH
  33. #ifdef CONFIG_SECURE_BOOT
  34. #define CONFIG_RAMBOOT_SPIFLASH
  35. #define CONFIG_SYS_TEXT_BASE 0x11000000
  36. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  37. #else
  38. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  39. #define CONFIG_SPL_FLUSH_IMAGE
  40. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  41. #define CONFIG_SYS_TEXT_BASE 0x11001000
  42. #define CONFIG_SPL_TEXT_BASE 0xD0001000
  43. #define CONFIG_SPL_PAD_TO 0x18000
  44. #define CONFIG_SPL_MAX_SIZE (96 * 1024)
  45. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
  46. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
  47. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
  48. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
  49. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  50. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  51. #define CONFIG_SPL_SPI_BOOT
  52. #ifdef CONFIG_SPL_BUILD
  53. #define CONFIG_SPL_COMMON_INIT_DDR
  54. #endif
  55. #endif
  56. #endif
  57. #ifdef CONFIG_NAND
  58. #ifdef CONFIG_SECURE_BOOT
  59. #define CONFIG_SPL_INIT_MINIMAL
  60. #define CONFIG_SPL_NAND_BOOT
  61. #define CONFIG_SPL_FLUSH_IMAGE
  62. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  63. #define CONFIG_SYS_TEXT_BASE 0x00201000
  64. #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
  65. #define CONFIG_SPL_MAX_SIZE 8192
  66. #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
  67. #define CONFIG_SPL_RELOC_STACK 0x00100000
  68. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
  69. #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
  70. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  71. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
  72. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  73. #else
  74. #ifdef CONFIG_TPL_BUILD
  75. #define CONFIG_SPL_NAND_BOOT
  76. #define CONFIG_SPL_FLUSH_IMAGE
  77. #define CONFIG_SPL_NAND_INIT
  78. #define CONFIG_SPL_COMMON_INIT_DDR
  79. #define CONFIG_SPL_MAX_SIZE (128 << 10)
  80. #define CONFIG_SPL_TEXT_BASE 0xD0001000
  81. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  82. #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
  83. #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
  84. #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
  85. #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
  86. #elif defined(CONFIG_SPL_BUILD)
  87. #define CONFIG_SPL_INIT_MINIMAL
  88. #define CONFIG_SPL_NAND_MINIMAL
  89. #define CONFIG_SPL_FLUSH_IMAGE
  90. #define CONFIG_SPL_TEXT_BASE 0xff800000
  91. #define CONFIG_SPL_MAX_SIZE 8192
  92. #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
  93. #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
  94. #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
  95. #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
  96. #endif
  97. #define CONFIG_SPL_PAD_TO 0x20000
  98. #define CONFIG_TPL_PAD_TO 0x20000
  99. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  100. #define CONFIG_SYS_TEXT_BASE 0x11001000
  101. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  102. #endif
  103. #endif
  104. #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
  105. #define CONFIG_RAMBOOT_NAND
  106. #define CONFIG_SYS_TEXT_BASE 0x11000000
  107. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  108. #endif
  109. #ifndef CONFIG_SYS_TEXT_BASE
  110. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  111. #endif
  112. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  113. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  114. #endif
  115. #ifdef CONFIG_SPL_BUILD
  116. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  117. #else
  118. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  119. #endif
  120. /* High Level Configuration Options */
  121. #define CONFIG_FSL_IFC /* Enable IFC Support */
  122. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  123. #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
  124. #if defined(CONFIG_PCI)
  125. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  126. #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
  127. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  128. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  129. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  130. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  131. #define CONFIG_CMD_PCI
  132. /*
  133. * PCI Windows
  134. * Memory space is mapped 1-1, but I/O space must start from 0.
  135. */
  136. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  137. #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
  138. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  139. #ifdef CONFIG_PHYS_64BIT
  140. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  141. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  142. #else
  143. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  144. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  145. #endif
  146. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  147. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  148. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  149. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  150. #ifdef CONFIG_PHYS_64BIT
  151. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
  152. #else
  153. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
  154. #endif
  155. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  156. #if defined(CONFIG_TARGET_P1010RDB_PA)
  157. #define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
  158. #elif defined(CONFIG_TARGET_P1010RDB_PB)
  159. #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
  160. #endif
  161. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  162. #ifdef CONFIG_PHYS_64BIT
  163. #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
  164. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  165. #else
  166. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  167. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  168. #endif
  169. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  170. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  171. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  172. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  173. #ifdef CONFIG_PHYS_64BIT
  174. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  175. #else
  176. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  177. #endif
  178. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  179. #define CONFIG_DOS_PARTITION
  180. #endif
  181. #define CONFIG_TSEC_ENET
  182. #define CONFIG_ENV_OVERWRITE
  183. #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
  184. #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
  185. #define CONFIG_MISC_INIT_R
  186. #define CONFIG_HWCONFIG
  187. /*
  188. * These can be toggled for performance analysis, otherwise use default.
  189. */
  190. #define CONFIG_L2_CACHE /* toggle L2 cache */
  191. #define CONFIG_BTB /* toggle branch predition */
  192. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  193. #define CONFIG_ENABLE_36BIT_PHYS
  194. #ifdef CONFIG_PHYS_64BIT
  195. #define CONFIG_ADDR_MAP 1
  196. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  197. #endif
  198. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  199. #define CONFIG_SYS_MEMTEST_END 0x1fffffff
  200. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  201. /* DDR Setup */
  202. #define CONFIG_SYS_DDR_RAW_TIMING
  203. #define CONFIG_DDR_SPD
  204. #define CONFIG_SYS_SPD_BUS_NUM 1
  205. #define SPD_EEPROM_ADDRESS 0x52
  206. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  207. #ifndef __ASSEMBLY__
  208. extern unsigned long get_sdram_size(void);
  209. #endif
  210. #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
  211. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  212. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  213. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  214. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  215. /* DDR3 Controller Settings */
  216. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  217. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
  218. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  219. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  220. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  221. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  222. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  223. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  224. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  225. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  226. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  227. #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
  228. #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
  229. #define CONFIG_SYS_DDR_TIMING_4 0x00000001
  230. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  231. #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
  232. #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
  233. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
  234. #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
  235. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
  236. #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
  237. #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
  238. #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
  239. #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
  240. /* settings for DDR3 at 667MT/s */
  241. #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
  242. #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
  243. #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
  244. #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
  245. #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
  246. #define CONFIG_SYS_DDR_MODE_1_667 0x00441210
  247. #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
  248. #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
  249. #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
  250. #define CONFIG_SYS_CCSRBAR 0xffe00000
  251. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  252. /* Don't relocate CCSRBAR while in NAND_SPL */
  253. #ifdef CONFIG_SPL_BUILD
  254. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  255. #endif
  256. /*
  257. * Memory map
  258. *
  259. * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
  260. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
  261. * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
  262. *
  263. * Localbus non-cacheable
  264. * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
  265. * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
  266. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  267. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  268. */
  269. /*
  270. * IFC Definitions
  271. */
  272. /* NOR Flash on IFC */
  273. #ifdef CONFIG_SPL_BUILD
  274. #define CONFIG_SYS_NO_FLASH
  275. #endif
  276. #define CONFIG_SYS_FLASH_BASE 0xee000000
  277. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
  278. #ifdef CONFIG_PHYS_64BIT
  279. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  280. #else
  281. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  282. #endif
  283. #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  284. CSPR_PORT_SIZE_16 | \
  285. CSPR_MSEL_NOR | \
  286. CSPR_V)
  287. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
  288. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
  289. /* NOR Flash Timing Params */
  290. #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
  291. FTIM0_NOR_TEADC(0x5) | \
  292. FTIM0_NOR_TEAHC(0x5)
  293. #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
  294. FTIM1_NOR_TRAD_NOR(0x0f)
  295. #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
  296. FTIM2_NOR_TCH(0x4) | \
  297. FTIM2_NOR_TWP(0x1c)
  298. #define CONFIG_SYS_NOR_FTIM3 0x0
  299. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  300. #define CONFIG_SYS_FLASH_QUIET_TEST
  301. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  302. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  303. #undef CONFIG_SYS_FLASH_CHECKSUM
  304. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  305. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  306. /* CFI for NOR Flash */
  307. #define CONFIG_FLASH_CFI_DRIVER
  308. #define CONFIG_SYS_FLASH_CFI
  309. #define CONFIG_SYS_FLASH_EMPTY_INFO
  310. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  311. /* NAND Flash on IFC */
  312. #define CONFIG_SYS_NAND_BASE 0xff800000
  313. #ifdef CONFIG_PHYS_64BIT
  314. #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
  315. #else
  316. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  317. #endif
  318. #define CONFIG_MTD_DEVICE
  319. #define CONFIG_MTD_PARTITION
  320. #define CONFIG_CMD_MTDPARTS
  321. #define MTDIDS_DEFAULT "nand0=ff800000.flash"
  322. #define MTDPARTS_DEFAULT \
  323. "mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)"
  324. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  325. | CSPR_PORT_SIZE_8 \
  326. | CSPR_MSEL_NAND \
  327. | CSPR_V)
  328. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  329. #if defined(CONFIG_TARGET_P1010RDB_PA)
  330. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  331. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  332. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  333. | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
  334. | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
  335. | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
  336. | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
  337. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
  338. #elif defined(CONFIG_TARGET_P1010RDB_PB)
  339. #define CONFIG_SYS_NAND_ONFI_DETECTION
  340. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  341. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  342. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  343. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  344. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  345. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  346. | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
  347. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  348. #endif
  349. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  350. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  351. #define CONFIG_CMD_NAND
  352. #if defined(CONFIG_TARGET_P1010RDB_PA)
  353. /* NAND Flash Timing Params */
  354. #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
  355. FTIM0_NAND_TWP(0x0C) | \
  356. FTIM0_NAND_TWCHT(0x04) | \
  357. FTIM0_NAND_TWH(0x05)
  358. #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
  359. FTIM1_NAND_TWBE(0x1d) | \
  360. FTIM1_NAND_TRR(0x07) | \
  361. FTIM1_NAND_TRP(0x0c)
  362. #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
  363. FTIM2_NAND_TREH(0x05) | \
  364. FTIM2_NAND_TWHRE(0x0f)
  365. #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
  366. #elif defined(CONFIG_TARGET_P1010RDB_PB)
  367. /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
  368. /* ONFI NAND Flash mode0 Timing Params */
  369. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
  370. FTIM0_NAND_TWP(0x18) | \
  371. FTIM0_NAND_TWCHT(0x07) | \
  372. FTIM0_NAND_TWH(0x0a))
  373. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
  374. FTIM1_NAND_TWBE(0x39) | \
  375. FTIM1_NAND_TRR(0x0e) | \
  376. FTIM1_NAND_TRP(0x18))
  377. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  378. FTIM2_NAND_TREH(0x0a) | \
  379. FTIM2_NAND_TWHRE(0x1e))
  380. #define CONFIG_SYS_NAND_FTIM3 0x0
  381. #endif
  382. #define CONFIG_SYS_NAND_DDR_LAW 11
  383. /* Set up IFC registers for boot location NOR/NAND */
  384. #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
  385. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  386. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  387. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  388. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  389. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  390. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  391. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  392. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  393. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  394. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  395. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  396. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  397. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  398. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  399. #else
  400. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  401. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  402. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  403. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  404. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  405. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  406. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  407. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  408. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  409. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  410. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  411. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  412. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  413. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  414. #endif
  415. /* CPLD on IFC */
  416. #define CONFIG_SYS_CPLD_BASE 0xffb00000
  417. #ifdef CONFIG_PHYS_64BIT
  418. #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
  419. #else
  420. #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
  421. #endif
  422. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
  423. | CSPR_PORT_SIZE_8 \
  424. | CSPR_MSEL_GPCM \
  425. | CSPR_V)
  426. #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
  427. #define CONFIG_SYS_CSOR3 0x0
  428. /* CPLD Timing parameters for IFC CS3 */
  429. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  430. FTIM0_GPCM_TEADC(0x0e) | \
  431. FTIM0_GPCM_TEAHC(0x0e))
  432. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  433. FTIM1_GPCM_TRAD(0x1f))
  434. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  435. FTIM2_GPCM_TCH(0x8) | \
  436. FTIM2_GPCM_TWP(0x1f))
  437. #define CONFIG_SYS_CS3_FTIM3 0x0
  438. #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
  439. defined(CONFIG_RAMBOOT_NAND)
  440. #define CONFIG_SYS_RAMBOOT
  441. #define CONFIG_SYS_EXTRA_ENV_RELOC
  442. #else
  443. #undef CONFIG_SYS_RAMBOOT
  444. #endif
  445. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  446. #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
  447. #define CONFIG_A003399_NOR_WORKAROUND
  448. #endif
  449. #endif
  450. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  451. #define CONFIG_BOARD_EARLY_INIT_R
  452. #define CONFIG_SYS_INIT_RAM_LOCK
  453. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  454. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
  455. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  456. - GENERATED_GBL_DATA_SIZE)
  457. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  458. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  459. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
  460. /*
  461. * Config the L2 Cache as L2 SRAM
  462. */
  463. #if defined(CONFIG_SPL_BUILD)
  464. #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
  465. #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
  466. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  467. #define CONFIG_SYS_L2_SIZE (256 << 10)
  468. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  469. #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
  470. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
  471. #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10)
  472. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
  473. #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
  474. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
  475. #elif defined(CONFIG_NAND)
  476. #ifdef CONFIG_TPL_BUILD
  477. #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
  478. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  479. #define CONFIG_SYS_L2_SIZE (256 << 10)
  480. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  481. #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
  482. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
  483. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
  484. #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
  485. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
  486. #else
  487. #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
  488. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  489. #define CONFIG_SYS_L2_SIZE (256 << 10)
  490. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  491. #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
  492. #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  493. #endif
  494. #endif
  495. #endif
  496. /* Serial Port */
  497. #define CONFIG_CONS_INDEX 1
  498. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  499. #define CONFIG_SYS_NS16550_SERIAL
  500. #define CONFIG_SYS_NS16550_REG_SIZE 1
  501. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  502. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
  503. #define CONFIG_NS16550_MIN_FUNCTIONS
  504. #endif
  505. #define CONFIG_SYS_BAUDRATE_TABLE \
  506. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  507. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  508. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  509. /* I2C */
  510. #define CONFIG_SYS_I2C
  511. #define CONFIG_SYS_I2C_FSL
  512. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  513. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  514. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  515. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  516. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  517. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  518. #define I2C_PCA9557_ADDR1 0x18
  519. #define I2C_PCA9557_ADDR2 0x19
  520. #define I2C_PCA9557_BUS_NUM 0
  521. /* I2C EEPROM */
  522. #if defined(CONFIG_TARGET_P1010RDB_PB)
  523. #define CONFIG_ID_EEPROM
  524. #ifdef CONFIG_ID_EEPROM
  525. #define CONFIG_SYS_I2C_EEPROM_NXID
  526. #endif
  527. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  528. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  529. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  530. #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
  531. #endif
  532. /* enable read and write access to EEPROM */
  533. #define CONFIG_CMD_EEPROM
  534. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  535. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  536. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  537. /* RTC */
  538. #define CONFIG_RTC_PT7C4338
  539. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  540. /*
  541. * SPI interface will not be available in case of NAND boot SPI CS0 will be
  542. * used for SLIC
  543. */
  544. #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
  545. /* eSPI - Enhanced SPI */
  546. #define CONFIG_SF_DEFAULT_SPEED 10000000
  547. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  548. #endif
  549. #if defined(CONFIG_TSEC_ENET)
  550. #define CONFIG_MII /* MII PHY management */
  551. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  552. #define CONFIG_TSEC1 1
  553. #define CONFIG_TSEC1_NAME "eTSEC1"
  554. #define CONFIG_TSEC2 1
  555. #define CONFIG_TSEC2_NAME "eTSEC2"
  556. #define CONFIG_TSEC3 1
  557. #define CONFIG_TSEC3_NAME "eTSEC3"
  558. #define TSEC1_PHY_ADDR 1
  559. #define TSEC2_PHY_ADDR 0
  560. #define TSEC3_PHY_ADDR 2
  561. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  562. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  563. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  564. #define TSEC1_PHYIDX 0
  565. #define TSEC2_PHYIDX 0
  566. #define TSEC3_PHYIDX 0
  567. #define CONFIG_ETHPRIME "eTSEC1"
  568. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  569. /* TBI PHY configuration for SGMII mode */
  570. #define CONFIG_TSEC_TBICR_SETTINGS ( \
  571. TBICR_PHY_RESET \
  572. | TBICR_ANEG_ENABLE \
  573. | TBICR_FULL_DUPLEX \
  574. | TBICR_SPEED1_SET \
  575. )
  576. #endif /* CONFIG_TSEC_ENET */
  577. /* SATA */
  578. #define CONFIG_FSL_SATA
  579. #define CONFIG_FSL_SATA_V2
  580. #define CONFIG_LIBATA
  581. #ifdef CONFIG_FSL_SATA
  582. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  583. #define CONFIG_SATA1
  584. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  585. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  586. #define CONFIG_SATA2
  587. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  588. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  589. #define CONFIG_CMD_SATA
  590. #define CONFIG_LBA48
  591. #endif /* #ifdef CONFIG_FSL_SATA */
  592. #ifdef CONFIG_MMC
  593. #define CONFIG_DOS_PARTITION
  594. #define CONFIG_FSL_ESDHC
  595. #define CONFIG_GENERIC_MMC
  596. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  597. #endif
  598. #define CONFIG_HAS_FSL_DR_USB
  599. #if defined(CONFIG_HAS_FSL_DR_USB)
  600. #define CONFIG_USB_EHCI
  601. #ifdef CONFIG_USB_EHCI
  602. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  603. #define CONFIG_USB_EHCI_FSL
  604. #endif
  605. #endif
  606. /*
  607. * Environment
  608. */
  609. #if defined(CONFIG_SDCARD)
  610. #define CONFIG_ENV_IS_IN_MMC
  611. #define CONFIG_FSL_FIXED_MMC_LOCATION
  612. #define CONFIG_SYS_MMC_ENV_DEV 0
  613. #define CONFIG_ENV_SIZE 0x2000
  614. #elif defined(CONFIG_SPIFLASH)
  615. #define CONFIG_ENV_IS_IN_SPI_FLASH
  616. #define CONFIG_ENV_SPI_BUS 0
  617. #define CONFIG_ENV_SPI_CS 0
  618. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  619. #define CONFIG_ENV_SPI_MODE 0
  620. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  621. #define CONFIG_ENV_SECT_SIZE 0x10000
  622. #define CONFIG_ENV_SIZE 0x2000
  623. #elif defined(CONFIG_NAND)
  624. #define CONFIG_ENV_IS_IN_NAND
  625. #ifdef CONFIG_TPL_BUILD
  626. #define CONFIG_ENV_SIZE 0x2000
  627. #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
  628. #else
  629. #if defined(CONFIG_TARGET_P1010RDB_PA)
  630. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  631. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
  632. #elif defined(CONFIG_TARGET_P1010RDB_PB)
  633. #define CONFIG_ENV_SIZE (16 * 1024)
  634. #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
  635. #endif
  636. #endif
  637. #define CONFIG_ENV_OFFSET (1024 * 1024)
  638. #elif defined(CONFIG_SYS_RAMBOOT)
  639. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  640. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  641. #define CONFIG_ENV_SIZE 0x2000
  642. #else
  643. #define CONFIG_ENV_IS_IN_FLASH
  644. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  645. #define CONFIG_ENV_SIZE 0x2000
  646. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  647. #endif
  648. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  649. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  650. /*
  651. * Command line configuration.
  652. */
  653. #define CONFIG_CMD_DATE
  654. #define CONFIG_CMD_ERRATA
  655. #define CONFIG_CMD_IRQ
  656. #define CONFIG_CMD_REGINFO
  657. #undef CONFIG_WATCHDOG /* watchdog disabled */
  658. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
  659. || defined(CONFIG_FSL_SATA)
  660. #define CONFIG_DOS_PARTITION
  661. #endif
  662. /* Hash command with SHA acceleration supported in hardware */
  663. #ifdef CONFIG_FSL_CAAM
  664. #define CONFIG_CMD_HASH
  665. #define CONFIG_SHA_HW_ACCEL
  666. #endif
  667. /*
  668. * Miscellaneous configurable options
  669. */
  670. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  671. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  672. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  673. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  674. #if defined(CONFIG_CMD_KGDB)
  675. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  676. #else
  677. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  678. #endif
  679. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  680. /* Print Buffer Size */
  681. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  682. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  683. /*
  684. * For booting Linux, the board info and command line data
  685. * have to be in the first 64 MB of memory, since this is
  686. * the maximum mapped by the Linux kernel during initialization.
  687. */
  688. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  689. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  690. #if defined(CONFIG_CMD_KGDB)
  691. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  692. #endif
  693. /*
  694. * Environment Configuration
  695. */
  696. #if defined(CONFIG_TSEC_ENET)
  697. #define CONFIG_HAS_ETH0
  698. #define CONFIG_HAS_ETH1
  699. #define CONFIG_HAS_ETH2
  700. #endif
  701. #define CONFIG_ROOTPATH "/opt/nfsroot"
  702. #define CONFIG_BOOTFILE "uImage"
  703. #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
  704. /* default location for tftp and bootm */
  705. #define CONFIG_LOADADDR 1000000
  706. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  707. #define CONFIG_BAUDRATE 115200
  708. #define CONFIG_EXTRA_ENV_SETTINGS \
  709. "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
  710. "netdev=eth0\0" \
  711. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  712. "loadaddr=1000000\0" \
  713. "consoledev=ttyS0\0" \
  714. "ramdiskaddr=2000000\0" \
  715. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  716. "fdtaddr=1e00000\0" \
  717. "fdtfile=p1010rdb.dtb\0" \
  718. "bdev=sda1\0" \
  719. "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
  720. "othbootargs=ramdisk_size=600000\0" \
  721. "usbfatboot=setenv bootargs root=/dev/ram rw " \
  722. "console=$consoledev,$baudrate $othbootargs; " \
  723. "usb start;" \
  724. "fatload usb 0:2 $loadaddr $bootfile;" \
  725. "fatload usb 0:2 $fdtaddr $fdtfile;" \
  726. "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
  727. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  728. "usbext2boot=setenv bootargs root=/dev/ram rw " \
  729. "console=$consoledev,$baudrate $othbootargs; " \
  730. "usb start;" \
  731. "ext2load usb 0:4 $loadaddr $bootfile;" \
  732. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  733. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  734. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  735. CONFIG_BOOTMODE
  736. #if defined(CONFIG_TARGET_P1010RDB_PA)
  737. #define CONFIG_BOOTMODE \
  738. "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
  739. "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
  740. "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
  741. "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
  742. "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
  743. "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
  744. #elif defined(CONFIG_TARGET_P1010RDB_PB)
  745. #define CONFIG_BOOTMODE \
  746. "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
  747. "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
  748. "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
  749. "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
  750. "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
  751. "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
  752. "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
  753. "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
  754. "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
  755. "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
  756. #endif
  757. #define CONFIG_RAMBOOTCOMMAND \
  758. "setenv bootargs root=/dev/ram rw " \
  759. "console=$consoledev,$baudrate $othbootargs; " \
  760. "tftp $ramdiskaddr $ramdiskfile;" \
  761. "tftp $loadaddr $bootfile;" \
  762. "tftp $fdtaddr $fdtfile;" \
  763. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  764. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  765. #include <asm/fsl_secure_boot.h>
  766. #endif /* __CONFIG_H */