M54418TWR.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Configuation settings for the Freescale MCF54418 TWR board.
  3. *
  4. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M54418TWR_H
  13. #define _M54418TWR_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_M54418TWR /* M54418TWR board */
  19. #define CONFIG_MCFUART
  20. #define CONFIG_SYS_UART_PORT (0)
  21. #define CONFIG_BAUDRATE 115200
  22. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  23. #undef CONFIG_WATCHDOG
  24. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  25. /*
  26. * BOOTP options
  27. */
  28. #define CONFIG_BOOTP_BOOTFILESIZE
  29. #define CONFIG_BOOTP_BOOTPATH
  30. #define CONFIG_BOOTP_GATEWAY
  31. #define CONFIG_BOOTP_HOSTNAME
  32. /* Command line configuration */
  33. #undef CONFIG_CMD_DATE
  34. #undef CONFIG_CMD_JFFS2
  35. #undef CONFIG_CMD_NAND
  36. #define CONFIG_CMD_REGINFO
  37. /*
  38. * NAND FLASH
  39. */
  40. #ifdef CONFIG_CMD_NAND
  41. #define CONFIG_JFFS2_NAND
  42. #define CONFIG_NAND_FSL_NFC
  43. #define CONFIG_SYS_NAND_BASE 0xFC0FC000
  44. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  45. #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  46. #define CONFIG_SYS_NAND_SELECT_DEVICE
  47. #endif
  48. /* Network configuration */
  49. #define CONFIG_MCFFEC
  50. #ifdef CONFIG_MCFFEC
  51. #define CONFIG_MII 1
  52. #define CONFIG_MII_INIT 1
  53. #define CONFIG_SYS_DISCOVER_PHY
  54. #define CONFIG_SYS_RX_ETH_BUFFER 2
  55. #define CONFIG_SYS_FAULT_ECCONFIG_SYS_NO_FLASHHO_LINK_DOWN
  56. #define CONFIG_SYS_TX_ETH_BUFFER 2
  57. #define CONFIG_HAS_ETH1
  58. #define CONFIG_SYS_FEC0_PINMUX 0
  59. #define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  60. #define CONFIG_SYS_FEC1_PINMUX 0
  61. #define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_MIIBASE
  62. #define MCFFEC_TOUT_LOOP 50000
  63. #define CONFIG_SYS_FEC0_PHYADDR 0
  64. #define CONFIG_SYS_FEC1_PHYADDR 1
  65. #ifdef CONFIG_SYS_NAND_BOOT
  66. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw rootfstype=jffs2 " \
  67. "mtdparts=NAND:1M(u-boot)ro,7M(kernel)ro," \
  68. "-(jffs2) console=ttyS0,115200"
  69. #else
  70. #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=" \
  71. __stringify(CONFIG_SERVERIP) ":/tftpboot/" \
  72. __stringify(CONFIG_IPADDR) " ip=" \
  73. __stringify(CONFIG_IPADDR) ":" \
  74. __stringify(CONFIG_SERVERIP)":" \
  75. __stringify(CONFIG_GATEWAYIP)": " \
  76. __stringify(CONFIG_NETMASK) \
  77. "::eth0:off:rw console=ttyS0,115200"
  78. #endif
  79. #define CONFIG_ETHPRIME "FEC0"
  80. #define CONFIG_IPADDR 192.168.1.2
  81. #define CONFIG_NETMASK 255.255.255.0
  82. #define CONFIG_SERVERIP 192.168.1.1
  83. #define CONFIG_GATEWAYIP 192.168.1.1
  84. #define CONFIG_SYS_FEC_BUF_USE_SRAM
  85. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  86. #ifndef CONFIG_SYS_DISCOVER_PHY
  87. #define FECDUPLEX FULL
  88. #define FECSPEED _100BASET
  89. #define LINKSTATUS 1
  90. #else
  91. #define LINKSTATUS 0
  92. #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  93. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  94. #endif
  95. #endif /* CONFIG_SYS_DISCOVER_PHY */
  96. #endif
  97. #define CONFIG_HOSTNAME M54418TWR
  98. #if defined(CONFIG_CF_SBF)
  99. /* ST Micro serial flash */
  100. #define CONFIG_SYS_LOAD_ADDR2 0x40010007
  101. #define CONFIG_EXTRA_ENV_SETTINGS \
  102. "netdev=eth0\0" \
  103. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  104. "loadaddr=0x40010000\0" \
  105. "sbfhdr=sbfhdr.bin\0" \
  106. "uboot=u-boot.bin\0" \
  107. "load=tftp ${loadaddr} ${sbfhdr};" \
  108. "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
  109. "upd=run load; run prog\0" \
  110. "prog=sf probe 0:1 1000000 3;" \
  111. "sf erase 0 40000;" \
  112. "sf write ${loadaddr} 0 40000;" \
  113. "save\0" \
  114. ""
  115. #elif defined(CONFIG_SYS_NAND_BOOT)
  116. #define CONFIG_EXTRA_ENV_SETTINGS \
  117. "netdev=eth0\0" \
  118. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  119. "loadaddr=0x40010000\0" \
  120. "u-boot=u-boot.bin\0" \
  121. "load=tftp ${loadaddr} ${u-boot};\0" \
  122. "upd=run load; run prog\0" \
  123. "prog=nand device 0;" \
  124. "nand erase 0 40000;" \
  125. "nb_update ${loadaddr} ${filesize};" \
  126. "save\0" \
  127. ""
  128. #else
  129. #define CONFIG_SYS_UBOOT_END 0x3FFFF
  130. #define CONFIG_EXTRA_ENV_SETTINGS \
  131. "netdev=eth0\0" \
  132. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  133. "loadaddr=40010000\0" \
  134. "u-boot=u-boot.bin\0" \
  135. "load=tftp ${loadaddr) ${u-boot}\0" \
  136. "upd=run load; run prog\0" \
  137. "prog=prot off mram" " ;" \
  138. "cp.b ${loadaddr} 0 ${filesize};" \
  139. "save\0" \
  140. ""
  141. #endif
  142. /* Realtime clock */
  143. #undef CONFIG_MCFRTC
  144. #define CONFIG_RTC_MCFRRTC
  145. #define CONFIG_SYS_MCFRRTC_BASE 0xFC0A8000
  146. /* Timer */
  147. #define CONFIG_MCFTMR
  148. #undef CONFIG_MCFPIT
  149. /* I2c */
  150. #undef CONFIG_SYS_FSL_I2C
  151. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  152. #undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
  153. /* I2C speed and slave address */
  154. #define CONFIG_SYS_I2C_SPEED 80000
  155. #define CONFIG_SYS_I2C_SLAVE 0x7F
  156. #define CONFIG_SYS_I2C_OFFSET 0x58000
  157. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  158. /* DSPI and Serial Flash */
  159. #define CONFIG_CF_SPI
  160. #define CONFIG_CF_DSPI
  161. #define CONFIG_SERIAL_FLASH
  162. #define CONFIG_HARD_SPI
  163. #define CONFIG_SYS_SBFHDR_SIZE 0x7
  164. #ifdef CONFIG_CMD_SPI
  165. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  166. DSPI_CTAR_PCSSCK_1CLK | \
  167. DSPI_CTAR_PASC(0) | \
  168. DSPI_CTAR_PDT(0) | \
  169. DSPI_CTAR_CSSCK(0) | \
  170. DSPI_CTAR_ASC(0) | \
  171. DSPI_CTAR_DT(1))
  172. # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
  173. # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
  174. #endif
  175. /* Input, PCI, Flexbus, and VCO */
  176. #define CONFIG_EXTRA_CLOCK
  177. #define CONFIG_PRAM 2048 /* 2048 KB */
  178. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  179. #if defined(CONFIG_CMD_KGDB)
  180. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  181. #else
  182. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  183. #endif
  184. /* Print Buffer Size */
  185. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  186. sizeof(CONFIG_SYS_PROMPT) + 16)
  187. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  188. /* Boot Argument Buffer Size */
  189. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  190. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  191. #define CONFIG_SYS_MBAR 0xFC000000
  192. /*
  193. * Low Level Configuration Settings
  194. * (address mappings, register initial values, etc.)
  195. * You should know what you are doing if you make changes here.
  196. */
  197. /*-----------------------------------------------------------------------
  198. * Definitions for initial stack pointer and data area (in DPRAM)
  199. */
  200. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  201. /* End of used area in internal SRAM */
  202. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
  203. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  204. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - \
  205. GENERATED_GBL_DATA_SIZE) - 32)
  206. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  207. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  208. /*-----------------------------------------------------------------------
  209. * Start addresses for the final memory configuration
  210. * (Set up by the startup code)
  211. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  212. */
  213. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  214. #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
  215. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x400)
  216. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  217. #define CONFIG_SYS_DRAM_TEST
  218. #if defined(CONFIG_CF_SBF) || defined(CONFIG_SYS_NAND_BOOT)
  219. #define CONFIG_SERIAL_BOOT
  220. #endif
  221. #if defined(CONFIG_SERIAL_BOOT)
  222. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  223. #else
  224. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  225. #endif
  226. #define CONFIG_SYS_BOOTPARAMS_LEN (64 * 1024)
  227. /* Reserve 256 kB for Monitor */
  228. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  229. /* Reserve 256 kB for malloc() */
  230. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  231. /*
  232. * For booting Linux, the board info and command line data
  233. * have to be in the first 8 MB of memory, since this is
  234. * the maximum mapped by the Linux kernel during initialization ??
  235. */
  236. /* Initial Memory map for Linux */
  237. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + \
  238. (CONFIG_SYS_SDRAM_SIZE << 20))
  239. /* Configuration for environment
  240. * Environment is embedded in u-boot in the second sector of the flash
  241. */
  242. #if !defined(CONFIG_SERIAL_BOOT) /*MRAM boot*/
  243. #define CONFIG_SYS_NO_FLASH
  244. #define CONFIG_ENV_IS_IN_MRAM 1
  245. #define CONFIG_ENV_ADDR (0x40000 - 0x1000) /*MRAM size 40000*/
  246. #define CONFIG_ENV_SIZE 0x1000
  247. #endif
  248. #if defined(CONFIG_CF_SBF)
  249. #define CONFIG_SYS_NO_FLASH
  250. #define CONFIG_ENV_IS_IN_SPI_FLASH 1
  251. #define CONFIG_ENV_SPI_CS 1
  252. #define CONFIG_ENV_OFFSET 0x40000
  253. #define CONFIG_ENV_SIZE 0x2000
  254. #define CONFIG_ENV_SECT_SIZE 0x10000
  255. #endif
  256. #if defined(CONFIG_SYS_NAND_BOOT)
  257. #define CONFIG_SYS_NO_FLASH
  258. #define CONFIG_ENV_IS_NOWHERE
  259. #define CONFIG_ENV_OFFSET 0x80000
  260. #define CONFIG_ENV_SIZE 0x20000
  261. #define CONFIG_ENV_SECT_SIZE 0x20000
  262. #endif
  263. #undef CONFIG_ENV_OVERWRITE
  264. /* FLASH organization */
  265. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  266. #undef CONFIG_SYS_FLASH_CFI
  267. #ifdef CONFIG_SYS_FLASH_CFI
  268. #define CONFIG_FLASH_CFI_DRIVER 1
  269. /* Max size that the board might have */
  270. #define CONFIG_SYS_FLASH_SIZE 0x1000000
  271. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  272. /* max number of memory banks */
  273. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  274. /* max number of sectors on one chip */
  275. #define CONFIG_SYS_MAX_FLASH_SECT 270
  276. /* "Real" (hardware) sectors protection */
  277. #define CONFIG_SYS_FLASH_PROTECTION
  278. #define CONFIG_SYS_FLASH_CHECKSUM
  279. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
  280. #else
  281. /* max number of sectors on one chip */
  282. #define CONFIG_SYS_MAX_FLASH_SECT 270
  283. /* max number of sectors on one chip */
  284. #define CONFIG_SYS_MAX_FLASH_BANKS 0
  285. #endif
  286. /*
  287. * This is setting for JFFS2 support in u-boot.
  288. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  289. */
  290. #ifdef CONFIG_CMD_JFFS2
  291. #define CONFIG_JFFS2_DEV "nand0"
  292. #define CONFIG_JFFS2_PART_OFFSET (0x800000)
  293. #define CONFIG_CMD_MTDPARTS
  294. #define CONFIG_MTD_DEVICE
  295. #define MTDIDS_DEFAULT "nand0=m54418twr.nand"
  296. #define MTDPARTS_DEFAULT "mtdparts=m54418twr.nand:1m(data)," \
  297. "7m(kernel)," \
  298. "-(rootfs)"
  299. #endif
  300. #ifdef CONFIG_CMD_UBI
  301. #define CONFIG_CMD_MTDPARTS
  302. #define CONFIG_MTD_DEVICE /* needed for mtdparts command */
  303. #define CONFIG_MTD_PARTITIONS /* mtdparts and UBI support */
  304. #define CONFIG_RBTREE
  305. #define MTDIDS_DEFAULT "nand0=NAND"
  306. #define MTDPARTS_DEFAULT "mtdparts=NAND:1m(u-boot)," \
  307. "-(ubi)"
  308. #endif
  309. /* Cache Configuration */
  310. #define CONFIG_SYS_CACHELINE_SIZE 16
  311. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  312. CONFIG_SYS_INIT_RAM_SIZE - 8)
  313. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  314. CONFIG_SYS_INIT_RAM_SIZE - 4)
  315. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
  316. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  317. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  318. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  319. CF_ACR_EN | CF_ACR_SM_ALL)
  320. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
  321. CF_CACR_ICINVA | CF_CACR_EUSP)
  322. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  323. CF_CACR_DEC | CF_CACR_DDCM_P | \
  324. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  325. #define CACR_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  326. CONFIG_SYS_INIT_RAM_SIZE - 12)
  327. /*-----------------------------------------------------------------------
  328. * Memory bank definitions
  329. */
  330. /*
  331. * CS0 - NOR Flash 16MB
  332. * CS1 - Available
  333. * CS2 - Available
  334. * CS3 - Available
  335. * CS4 - Available
  336. * CS5 - Available
  337. */
  338. /* Flash */
  339. #define CONFIG_SYS_CS0_BASE 0x00000000
  340. #define CONFIG_SYS_CS0_MASK 0x000F0101
  341. #define CONFIG_SYS_CS0_CTRL 0x00001D60
  342. #endif /* _M54418TWR_H */