musb_regs.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * MUSB OTG driver register defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * SPDX-License-Identifier: GPL-2.0
  9. */
  10. #ifndef __MUSB_REGS_H__
  11. #define __MUSB_REGS_H__
  12. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  13. /*
  14. * MUSB Register bits
  15. */
  16. /* POWER */
  17. #define MUSB_POWER_ISOUPDATE 0x80
  18. #define MUSB_POWER_SOFTCONN 0x40
  19. #define MUSB_POWER_HSENAB 0x20
  20. #define MUSB_POWER_HSMODE 0x10
  21. #define MUSB_POWER_RESET 0x08
  22. #define MUSB_POWER_RESUME 0x04
  23. #define MUSB_POWER_SUSPENDM 0x02
  24. #define MUSB_POWER_ENSUSPEND 0x01
  25. /* INTRUSB */
  26. #define MUSB_INTR_SUSPEND 0x01
  27. #define MUSB_INTR_RESUME 0x02
  28. #define MUSB_INTR_RESET 0x04
  29. #define MUSB_INTR_BABBLE 0x04
  30. #define MUSB_INTR_SOF 0x08
  31. #define MUSB_INTR_CONNECT 0x10
  32. #define MUSB_INTR_DISCONNECT 0x20
  33. #define MUSB_INTR_SESSREQ 0x40
  34. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  35. /* DEVCTL */
  36. #define MUSB_DEVCTL_BDEVICE 0x80
  37. #define MUSB_DEVCTL_FSDEV 0x40
  38. #define MUSB_DEVCTL_LSDEV 0x20
  39. #define MUSB_DEVCTL_VBUS 0x18
  40. #define MUSB_DEVCTL_VBUS_SHIFT 3
  41. #define MUSB_DEVCTL_HM 0x04
  42. #define MUSB_DEVCTL_HR 0x02
  43. #define MUSB_DEVCTL_SESSION 0x01
  44. /* MUSB ULPI VBUSCONTROL */
  45. #define MUSB_ULPI_USE_EXTVBUS 0x01
  46. #define MUSB_ULPI_USE_EXTVBUSIND 0x02
  47. /* ULPI_REG_CONTROL */
  48. #define MUSB_ULPI_REG_REQ (1 << 0)
  49. #define MUSB_ULPI_REG_CMPLT (1 << 1)
  50. #define MUSB_ULPI_RDN_WR (1 << 2)
  51. /* TESTMODE */
  52. #define MUSB_TEST_FORCE_HOST 0x80
  53. #define MUSB_TEST_FIFO_ACCESS 0x40
  54. #define MUSB_TEST_FORCE_FS 0x20
  55. #define MUSB_TEST_FORCE_HS 0x10
  56. #define MUSB_TEST_PACKET 0x08
  57. #define MUSB_TEST_K 0x04
  58. #define MUSB_TEST_J 0x02
  59. #define MUSB_TEST_SE0_NAK 0x01
  60. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  61. #define MUSB_FIFOSZ_DPB 0x10
  62. /* Allocation size (8, 16, 32, ... 4096) */
  63. #define MUSB_FIFOSZ_SIZE 0x0f
  64. /* CSR0 */
  65. #define MUSB_CSR0_FLUSHFIFO 0x0100
  66. #define MUSB_CSR0_TXPKTRDY 0x0002
  67. #define MUSB_CSR0_RXPKTRDY 0x0001
  68. /* CSR0 in Peripheral mode */
  69. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  70. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  71. #define MUSB_CSR0_P_SENDSTALL 0x0020
  72. #define MUSB_CSR0_P_SETUPEND 0x0010
  73. #define MUSB_CSR0_P_DATAEND 0x0008
  74. #define MUSB_CSR0_P_SENTSTALL 0x0004
  75. /* CSR0 in Host mode */
  76. #define MUSB_CSR0_H_DIS_PING 0x0800
  77. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  78. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  79. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  80. #define MUSB_CSR0_H_STATUSPKT 0x0040
  81. #define MUSB_CSR0_H_REQPKT 0x0020
  82. #define MUSB_CSR0_H_ERROR 0x0010
  83. #define MUSB_CSR0_H_SETUPPKT 0x0008
  84. #define MUSB_CSR0_H_RXSTALL 0x0004
  85. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  86. #define MUSB_CSR0_P_WZC_BITS \
  87. (MUSB_CSR0_P_SENTSTALL)
  88. #define MUSB_CSR0_H_WZC_BITS \
  89. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  90. | MUSB_CSR0_RXPKTRDY)
  91. /* TxType/RxType */
  92. #define MUSB_TYPE_SPEED 0xc0
  93. #define MUSB_TYPE_SPEED_SHIFT 6
  94. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  95. #define MUSB_TYPE_PROTO_SHIFT 4
  96. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  97. /* CONFIGDATA */
  98. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  99. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  100. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  101. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  102. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  103. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  104. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  105. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  106. /* TXCSR in Peripheral and Host mode */
  107. #define MUSB_TXCSR_AUTOSET 0x8000
  108. #define MUSB_TXCSR_DMAENAB 0x1000
  109. #define MUSB_TXCSR_FRCDATATOG 0x0800
  110. #define MUSB_TXCSR_DMAMODE 0x0400
  111. #define MUSB_TXCSR_CLRDATATOG 0x0040
  112. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  113. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  114. #define MUSB_TXCSR_TXPKTRDY 0x0001
  115. /* TXCSR in Peripheral mode */
  116. #define MUSB_TXCSR_P_ISO 0x4000
  117. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  118. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  119. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  120. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  121. /* TXCSR in Host mode */
  122. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  123. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  124. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  125. #define MUSB_TXCSR_H_RXSTALL 0x0020
  126. #define MUSB_TXCSR_H_ERROR 0x0004
  127. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  128. #define MUSB_TXCSR_P_WZC_BITS \
  129. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  130. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  131. #define MUSB_TXCSR_H_WZC_BITS \
  132. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  133. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  134. /* RXCSR in Peripheral and Host mode */
  135. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  136. #define MUSB_RXCSR_DMAENAB 0x2000
  137. #define MUSB_RXCSR_DISNYET 0x1000
  138. #define MUSB_RXCSR_PID_ERR 0x1000
  139. #define MUSB_RXCSR_DMAMODE 0x0800
  140. #define MUSB_RXCSR_INCOMPRX 0x0100
  141. #define MUSB_RXCSR_CLRDATATOG 0x0080
  142. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  143. #define MUSB_RXCSR_DATAERROR 0x0008
  144. #define MUSB_RXCSR_FIFOFULL 0x0002
  145. #define MUSB_RXCSR_RXPKTRDY 0x0001
  146. /* RXCSR in Peripheral mode */
  147. #define MUSB_RXCSR_P_ISO 0x4000
  148. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  149. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  150. #define MUSB_RXCSR_P_OVERRUN 0x0004
  151. /* RXCSR in Host mode */
  152. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  153. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  154. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  155. #define MUSB_RXCSR_H_RXSTALL 0x0040
  156. #define MUSB_RXCSR_H_REQPKT 0x0020
  157. #define MUSB_RXCSR_H_ERROR 0x0004
  158. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  159. #define MUSB_RXCSR_P_WZC_BITS \
  160. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  161. | MUSB_RXCSR_RXPKTRDY)
  162. #define MUSB_RXCSR_H_WZC_BITS \
  163. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  164. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  165. /* HUBADDR */
  166. #define MUSB_HUBADDR_MULTI_TT 0x80
  167. #ifndef CONFIG_BLACKFIN
  168. /* SUNXI has different reg addresses, but identical r/w functions */
  169. #ifndef CONFIG_ARCH_SUNXI
  170. /*
  171. * Common USB registers
  172. */
  173. #define MUSB_FADDR 0x00 /* 8-bit */
  174. #define MUSB_POWER 0x01 /* 8-bit */
  175. #define MUSB_INTRTX 0x02 /* 16-bit */
  176. #define MUSB_INTRRX 0x04
  177. #define MUSB_INTRTXE 0x06
  178. #define MUSB_INTRRXE 0x08
  179. #define MUSB_INTRUSB 0x0A /* 8 bit */
  180. #define MUSB_INTRUSBE 0x0B /* 8 bit */
  181. #define MUSB_FRAME 0x0C
  182. #define MUSB_INDEX 0x0E /* 8 bit */
  183. #define MUSB_TESTMODE 0x0F /* 8 bit */
  184. /* Get offset for a given FIFO from musb->mregs */
  185. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  186. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  187. #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
  188. #else
  189. #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  190. #endif
  191. /*
  192. * Additional Control Registers
  193. */
  194. #define MUSB_DEVCTL 0x60 /* 8 bit */
  195. /* These are always controlled through the INDEX register */
  196. #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  197. #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  198. #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  199. #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  200. /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
  201. #define MUSB_HWVERS 0x6C /* 8 bit */
  202. #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
  203. #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
  204. #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
  205. #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
  206. #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
  207. #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
  208. #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
  209. #define MUSB_EPINFO 0x78 /* 8 bit */
  210. #define MUSB_RAMINFO 0x79 /* 8 bit */
  211. #define MUSB_LINKINFO 0x7a /* 8 bit */
  212. #define MUSB_VPLEN 0x7b /* 8 bit */
  213. #define MUSB_HS_EOF1 0x7c /* 8 bit */
  214. #define MUSB_FS_EOF1 0x7d /* 8 bit */
  215. #define MUSB_LS_EOF1 0x7e /* 8 bit */
  216. /* Offsets to endpoint registers */
  217. #define MUSB_TXMAXP 0x00
  218. #define MUSB_TXCSR 0x02
  219. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  220. #define MUSB_RXMAXP 0x04
  221. #define MUSB_RXCSR 0x06
  222. #define MUSB_RXCOUNT 0x08
  223. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  224. #define MUSB_TXTYPE 0x0A
  225. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  226. #define MUSB_TXINTERVAL 0x0B
  227. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  228. #define MUSB_RXTYPE 0x0C
  229. #define MUSB_RXINTERVAL 0x0D
  230. #define MUSB_FIFOSIZE 0x0F
  231. #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
  232. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  233. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  234. (0x10 + (_offset))
  235. /* Offsets to endpoint registers in flat models */
  236. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  237. (0x100 + (0x10*(_epnum)) + (_offset))
  238. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  239. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  240. /* TUSB6010 EP0 configuration register is special */
  241. #define MUSB_TUSB_OFFSET(_epnum, _offset) \
  242. (0x10 + _offset)
  243. #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
  244. #endif
  245. #define MUSB_TXCSR_MODE 0x2000
  246. /* "bus control"/target registers, for host side multipoint (external hubs) */
  247. #define MUSB_TXFUNCADDR 0x00
  248. #define MUSB_TXHUBADDR 0x02
  249. #define MUSB_TXHUBPORT 0x03
  250. #define MUSB_RXFUNCADDR 0x04
  251. #define MUSB_RXHUBADDR 0x06
  252. #define MUSB_RXHUBPORT 0x07
  253. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
  254. (0x80 + (8*(_epnum)) + (_offset))
  255. #else /* CONFIG_ARCH_SUNXI */
  256. /*
  257. * Common USB registers
  258. */
  259. #define MUSB_FADDR 0x0098
  260. #define MUSB_POWER 0x0040
  261. #define MUSB_INTRTX 0x0044
  262. #define MUSB_INTRRX 0x0046
  263. #define MUSB_INTRTXE 0x0048
  264. #define MUSB_INTRRXE 0x004A
  265. #define MUSB_INTRUSB 0x004C
  266. #define MUSB_INTRUSBE 0x0050
  267. #define MUSB_FRAME 0x0054
  268. #define MUSB_INDEX 0x0042
  269. #define MUSB_TESTMODE 0x007C
  270. /* Get offset for a given FIFO from musb->mregs */
  271. #define MUSB_FIFO_OFFSET(epnum) (0x00 + ((epnum) * 4))
  272. /*
  273. * Additional Control Registers
  274. */
  275. #define MUSB_DEVCTL 0x0041
  276. /* These are always controlled through the INDEX register */
  277. #define MUSB_TXFIFOSZ 0x0090
  278. #define MUSB_RXFIFOSZ 0x0094
  279. #define MUSB_TXFIFOADD 0x0092
  280. #define MUSB_RXFIFOADD 0x0096
  281. #define MUSB_EPINFO 0x0078
  282. #define MUSB_RAMINFO 0x0079
  283. #define MUSB_LINKINFO 0x007A
  284. #define MUSB_VPLEN 0x007B
  285. #define MUSB_HS_EOF1 0x007C
  286. #define MUSB_FS_EOF1 0x007D
  287. #define MUSB_LS_EOF1 0x007E
  288. /* Offsets to endpoint registers */
  289. #define MUSB_TXMAXP 0x0080
  290. #define MUSB_TXCSR 0x0082
  291. #define MUSB_CSR0 0x0082
  292. #define MUSB_RXMAXP 0x0084
  293. #define MUSB_RXCSR 0x0086
  294. #define MUSB_RXCOUNT 0x0088
  295. #define MUSB_COUNT0 0x0088
  296. #define MUSB_TXTYPE 0x008C
  297. #define MUSB_TYPE0 0x008C
  298. #define MUSB_TXINTERVAL 0x008D
  299. #define MUSB_NAKLIMIT0 0x008D
  300. #define MUSB_RXTYPE 0x008E
  301. #define MUSB_RXINTERVAL 0x008F
  302. #define MUSB_CONFIGDATA 0x00b0 /* musb_read_configdata adds 0x10 ! */
  303. #define MUSB_FIFOSIZE 0x0090
  304. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  305. #define MUSB_INDEXED_OFFSET(_epnum, _offset) (_offset)
  306. #define MUSB_TXCSR_MODE 0x2000
  307. /* "bus control"/target registers, for host side multipoint (external hubs) */
  308. #define MUSB_TXFUNCADDR 0x0098
  309. #define MUSB_TXHUBADDR 0x009A
  310. #define MUSB_TXHUBPORT 0x009B
  311. #define MUSB_RXFUNCADDR 0x009C
  312. #define MUSB_RXHUBADDR 0x009E
  313. #define MUSB_RXHUBPORT 0x009F
  314. /* Endpoint is selected with MUSB_INDEX. */
  315. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) (_offset)
  316. #endif /* CONFIG_ARCH_SUNXI */
  317. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  318. {
  319. musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
  320. }
  321. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  322. {
  323. musb_writew(mbase, MUSB_TXFIFOADD, c_off);
  324. }
  325. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  326. {
  327. musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
  328. }
  329. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  330. {
  331. musb_writew(mbase, MUSB_RXFIFOADD, c_off);
  332. }
  333. static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
  334. {
  335. #ifndef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
  336. musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
  337. #endif
  338. }
  339. static inline u8 musb_read_txfifosz(void __iomem *mbase)
  340. {
  341. return musb_readb(mbase, MUSB_TXFIFOSZ);
  342. }
  343. static inline u16 musb_read_txfifoadd(void __iomem *mbase)
  344. {
  345. return musb_readw(mbase, MUSB_TXFIFOADD);
  346. }
  347. static inline u8 musb_read_rxfifosz(void __iomem *mbase)
  348. {
  349. return musb_readb(mbase, MUSB_RXFIFOSZ);
  350. }
  351. static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
  352. {
  353. return musb_readw(mbase, MUSB_RXFIFOADD);
  354. }
  355. static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
  356. {
  357. #ifdef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
  358. return 0;
  359. #else
  360. return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
  361. #endif
  362. }
  363. static inline u8 musb_read_configdata(void __iomem *mbase)
  364. {
  365. #if defined CONFIG_MACH_SUN8I_A33 || defined CONFIG_MACH_SUN8I_A83T
  366. /* <Sigh> allwinner saves a reg, and we need to hardcode this */
  367. return 0xde;
  368. #else
  369. musb_writeb(mbase, MUSB_INDEX, 0);
  370. return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
  371. #endif
  372. }
  373. static inline u16 musb_read_hwvers(void __iomem *mbase)
  374. {
  375. #ifdef CONFIG_ARCH_SUNXI
  376. return 0; /* Unknown version */
  377. #else
  378. return musb_readw(mbase, MUSB_HWVERS);
  379. #endif
  380. }
  381. static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
  382. {
  383. return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
  384. }
  385. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  386. u8 qh_addr_reg)
  387. {
  388. musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
  389. }
  390. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  391. u8 qh_h_addr_reg)
  392. {
  393. musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
  394. }
  395. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  396. u8 qh_h_port_reg)
  397. {
  398. musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
  399. }
  400. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  401. u8 qh_addr_reg)
  402. {
  403. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
  404. qh_addr_reg);
  405. }
  406. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  407. u8 qh_addr_reg)
  408. {
  409. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
  410. qh_addr_reg);
  411. }
  412. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  413. u8 qh_h_port_reg)
  414. {
  415. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
  416. qh_h_port_reg);
  417. }
  418. static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
  419. {
  420. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXFUNCADDR));
  421. }
  422. static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
  423. {
  424. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBADDR));
  425. }
  426. static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
  427. {
  428. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBPORT));
  429. }
  430. static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
  431. {
  432. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR));
  433. }
  434. static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
  435. {
  436. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR));
  437. }
  438. static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
  439. {
  440. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT));
  441. }
  442. #else /* CONFIG_BLACKFIN */
  443. #define USB_BASE USB_FADDR
  444. #define USB_OFFSET(reg) (reg - USB_BASE)
  445. /*
  446. * Common USB registers
  447. */
  448. #define MUSB_FADDR USB_OFFSET(USB_FADDR) /* 8-bit */
  449. #define MUSB_POWER USB_OFFSET(USB_POWER) /* 8-bit */
  450. #define MUSB_INTRTX USB_OFFSET(USB_INTRTX) /* 16-bit */
  451. #define MUSB_INTRRX USB_OFFSET(USB_INTRRX)
  452. #define MUSB_INTRTXE USB_OFFSET(USB_INTRTXE)
  453. #define MUSB_INTRRXE USB_OFFSET(USB_INTRRXE)
  454. #define MUSB_INTRUSB USB_OFFSET(USB_INTRUSB) /* 8 bit */
  455. #define MUSB_INTRUSBE USB_OFFSET(USB_INTRUSBE)/* 8 bit */
  456. #define MUSB_FRAME USB_OFFSET(USB_FRAME)
  457. #define MUSB_INDEX USB_OFFSET(USB_INDEX) /* 8 bit */
  458. #define MUSB_TESTMODE USB_OFFSET(USB_TESTMODE)/* 8 bit */
  459. /* Get offset for a given FIFO from musb->mregs */
  460. #define MUSB_FIFO_OFFSET(epnum) \
  461. (USB_OFFSET(USB_EP0_FIFO) + ((epnum) * 8))
  462. /*
  463. * Additional Control Registers
  464. */
  465. #define MUSB_DEVCTL USB_OFFSET(USB_OTG_DEV_CTL) /* 8 bit */
  466. #define MUSB_LINKINFO USB_OFFSET(USB_LINKINFO)/* 8 bit */
  467. #define MUSB_VPLEN USB_OFFSET(USB_VPLEN) /* 8 bit */
  468. #define MUSB_HS_EOF1 USB_OFFSET(USB_HS_EOF1) /* 8 bit */
  469. #define MUSB_FS_EOF1 USB_OFFSET(USB_FS_EOF1) /* 8 bit */
  470. #define MUSB_LS_EOF1 USB_OFFSET(USB_LS_EOF1) /* 8 bit */
  471. /* Offsets to endpoint registers */
  472. #define MUSB_TXMAXP 0x00
  473. #define MUSB_TXCSR 0x04
  474. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  475. #define MUSB_RXMAXP 0x08
  476. #define MUSB_RXCSR 0x0C
  477. #define MUSB_RXCOUNT 0x10
  478. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  479. #define MUSB_TXTYPE 0x14
  480. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  481. #define MUSB_TXINTERVAL 0x18
  482. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  483. #define MUSB_RXTYPE 0x1C
  484. #define MUSB_RXINTERVAL 0x20
  485. #define MUSB_TXCOUNT 0x28
  486. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  487. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  488. (0x40 + (_offset))
  489. /* Offsets to endpoint registers in flat models */
  490. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  491. (USB_OFFSET(USB_EP_NI0_TXMAXP) + (0x40 * (_epnum)) + (_offset))
  492. /* Not implemented - HW has separate Tx/Rx FIFO */
  493. #define MUSB_TXCSR_MODE 0x0000
  494. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  495. {
  496. }
  497. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  498. {
  499. }
  500. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  501. {
  502. }
  503. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  504. {
  505. }
  506. static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
  507. {
  508. }
  509. static inline u8 musb_read_txfifosz(void __iomem *mbase)
  510. {
  511. return 0;
  512. }
  513. static inline u16 musb_read_txfifoadd(void __iomem *mbase)
  514. {
  515. return 0;
  516. }
  517. static inline u8 musb_read_rxfifosz(void __iomem *mbase)
  518. {
  519. return 0;
  520. }
  521. static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
  522. {
  523. return 0;
  524. }
  525. static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
  526. {
  527. return 0;
  528. }
  529. static inline u8 musb_read_configdata(void __iomem *mbase)
  530. {
  531. return 0;
  532. }
  533. static inline u16 musb_read_hwvers(void __iomem *mbase)
  534. {
  535. /*
  536. * This register is invisible on Blackfin, actually the MUSB
  537. * RTL version of Blackfin is 1.9, so just harcode its value.
  538. */
  539. return MUSB_HWVERS_1900;
  540. }
  541. static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
  542. {
  543. return NULL;
  544. }
  545. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  546. u8 qh_addr_req)
  547. {
  548. }
  549. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  550. u8 qh_h_addr_reg)
  551. {
  552. }
  553. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  554. u8 qh_h_port_reg)
  555. {
  556. }
  557. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  558. u8 qh_addr_reg)
  559. {
  560. }
  561. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  562. u8 qh_addr_reg)
  563. {
  564. }
  565. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  566. u8 qh_h_port_reg)
  567. {
  568. }
  569. static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
  570. {
  571. return 0;
  572. }
  573. static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
  574. {
  575. return 0;
  576. }
  577. static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
  578. {
  579. return 0;
  580. }
  581. static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
  582. {
  583. return 0;
  584. }
  585. static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
  586. {
  587. return 0;
  588. }
  589. static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
  590. {
  591. return 0;
  592. }
  593. #endif /* CONFIG_BLACKFIN */
  594. #endif /* __MUSB_REGS_H__ */