ehci-hcd.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659
  1. /*-
  2. * Copyright (c) 2007-2008, Juniper Networks, Inc.
  3. * Copyright (c) 2008, Excito Elektronik i Skåne AB
  4. * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
  5. *
  6. * All rights reserved.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <asm/byteorder.h>
  14. #include <asm/unaligned.h>
  15. #include <usb.h>
  16. #include <asm/io.h>
  17. #include <malloc.h>
  18. #include <memalign.h>
  19. #include <watchdog.h>
  20. #include <linux/compiler.h>
  21. #include "ehci.h"
  22. #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
  23. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  24. #endif
  25. /*
  26. * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt.
  27. * Let's time out after 8 to have a little safety margin on top of that.
  28. */
  29. #define HCHALT_TIMEOUT (8 * 1000)
  30. #ifndef CONFIG_DM_USB
  31. static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT];
  32. #endif
  33. #define ALIGN_END_ADDR(type, ptr, size) \
  34. ((unsigned long)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
  35. static struct descriptor {
  36. struct usb_hub_descriptor hub;
  37. struct usb_device_descriptor device;
  38. struct usb_linux_config_descriptor config;
  39. struct usb_linux_interface_descriptor interface;
  40. struct usb_endpoint_descriptor endpoint;
  41. } __attribute__ ((packed)) descriptor = {
  42. {
  43. 0x8, /* bDescLength */
  44. 0x29, /* bDescriptorType: hub descriptor */
  45. 2, /* bNrPorts -- runtime modified */
  46. 0, /* wHubCharacteristics */
  47. 10, /* bPwrOn2PwrGood */
  48. 0, /* bHubCntrCurrent */
  49. {}, /* Device removable */
  50. {} /* at most 7 ports! XXX */
  51. },
  52. {
  53. 0x12, /* bLength */
  54. 1, /* bDescriptorType: UDESC_DEVICE */
  55. cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
  56. 9, /* bDeviceClass: UDCLASS_HUB */
  57. 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
  58. 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */
  59. 64, /* bMaxPacketSize: 64 bytes */
  60. 0x0000, /* idVendor */
  61. 0x0000, /* idProduct */
  62. cpu_to_le16(0x0100), /* bcdDevice */
  63. 1, /* iManufacturer */
  64. 2, /* iProduct */
  65. 0, /* iSerialNumber */
  66. 1 /* bNumConfigurations: 1 */
  67. },
  68. {
  69. 0x9,
  70. 2, /* bDescriptorType: UDESC_CONFIG */
  71. cpu_to_le16(0x19),
  72. 1, /* bNumInterface */
  73. 1, /* bConfigurationValue */
  74. 0, /* iConfiguration */
  75. 0x40, /* bmAttributes: UC_SELF_POWER */
  76. 0 /* bMaxPower */
  77. },
  78. {
  79. 0x9, /* bLength */
  80. 4, /* bDescriptorType: UDESC_INTERFACE */
  81. 0, /* bInterfaceNumber */
  82. 0, /* bAlternateSetting */
  83. 1, /* bNumEndpoints */
  84. 9, /* bInterfaceClass: UICLASS_HUB */
  85. 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
  86. 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
  87. 0 /* iInterface */
  88. },
  89. {
  90. 0x7, /* bLength */
  91. 5, /* bDescriptorType: UDESC_ENDPOINT */
  92. 0x81, /* bEndpointAddress:
  93. * UE_DIR_IN | EHCI_INTR_ENDPT
  94. */
  95. 3, /* bmAttributes: UE_INTERRUPT */
  96. 8, /* wMaxPacketSize */
  97. 255 /* bInterval */
  98. },
  99. };
  100. #if defined(CONFIG_EHCI_IS_TDI)
  101. #define ehci_is_TDI() (1)
  102. #else
  103. #define ehci_is_TDI() (0)
  104. #endif
  105. static struct ehci_ctrl *ehci_get_ctrl(struct usb_device *udev)
  106. {
  107. #ifdef CONFIG_DM_USB
  108. return dev_get_priv(usb_get_bus(udev->dev));
  109. #else
  110. return udev->controller;
  111. #endif
  112. }
  113. static int ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg)
  114. {
  115. return PORTSC_PSPD(reg);
  116. }
  117. static void ehci_set_usbmode(struct ehci_ctrl *ctrl)
  118. {
  119. uint32_t tmp;
  120. uint32_t *reg_ptr;
  121. reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + USBMODE);
  122. tmp = ehci_readl(reg_ptr);
  123. tmp |= USBMODE_CM_HC;
  124. #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
  125. tmp |= USBMODE_BE;
  126. #else
  127. tmp &= ~USBMODE_BE;
  128. #endif
  129. ehci_writel(reg_ptr, tmp);
  130. }
  131. static void ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
  132. uint32_t *reg)
  133. {
  134. mdelay(50);
  135. }
  136. static uint32_t *ehci_get_portsc_register(struct ehci_ctrl *ctrl, int port)
  137. {
  138. if (port < 0 || port >= CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) {
  139. /* Printing the message would cause a scan failure! */
  140. debug("The request port(%u) is not configured\n", port);
  141. return NULL;
  142. }
  143. return (uint32_t *)&ctrl->hcor->or_portsc[port];
  144. }
  145. static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
  146. {
  147. uint32_t result;
  148. do {
  149. result = ehci_readl(ptr);
  150. udelay(5);
  151. if (result == ~(uint32_t)0)
  152. return -1;
  153. result &= mask;
  154. if (result == done)
  155. return 0;
  156. usec--;
  157. } while (usec > 0);
  158. return -1;
  159. }
  160. static int ehci_reset(struct ehci_ctrl *ctrl)
  161. {
  162. uint32_t cmd;
  163. int ret = 0;
  164. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  165. cmd = (cmd & ~CMD_RUN) | CMD_RESET;
  166. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  167. ret = handshake((uint32_t *)&ctrl->hcor->or_usbcmd,
  168. CMD_RESET, 0, 250 * 1000);
  169. if (ret < 0) {
  170. printf("EHCI fail to reset\n");
  171. goto out;
  172. }
  173. if (ehci_is_TDI())
  174. ctrl->ops.set_usb_mode(ctrl);
  175. #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
  176. cmd = ehci_readl(&ctrl->hcor->or_txfilltuning);
  177. cmd &= ~TXFIFO_THRESH_MASK;
  178. cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
  179. ehci_writel(&ctrl->hcor->or_txfilltuning, cmd);
  180. #endif
  181. out:
  182. return ret;
  183. }
  184. static int ehci_shutdown(struct ehci_ctrl *ctrl)
  185. {
  186. int i, ret = 0;
  187. uint32_t cmd, reg;
  188. if (!ctrl || !ctrl->hcor)
  189. return -EINVAL;
  190. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  191. /* If not run, directly return */
  192. if (!(cmd & CMD_RUN))
  193. return 0;
  194. cmd &= ~(CMD_PSE | CMD_ASE);
  195. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  196. ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0,
  197. 100 * 1000);
  198. if (!ret) {
  199. for (i = 0; i < CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS; i++) {
  200. reg = ehci_readl(&ctrl->hcor->or_portsc[i]);
  201. reg |= EHCI_PS_SUSP;
  202. ehci_writel(&ctrl->hcor->or_portsc[i], reg);
  203. }
  204. cmd &= ~CMD_RUN;
  205. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  206. ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT,
  207. HCHALT_TIMEOUT);
  208. }
  209. if (ret)
  210. puts("EHCI failed to shut down host controller.\n");
  211. return ret;
  212. }
  213. static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
  214. {
  215. uint32_t delta, next;
  216. unsigned long addr = (unsigned long)buf;
  217. int idx;
  218. if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
  219. debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
  220. flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
  221. idx = 0;
  222. while (idx < QT_BUFFER_CNT) {
  223. td->qt_buffer[idx] = cpu_to_hc32(virt_to_phys((void *)addr));
  224. td->qt_buffer_hi[idx] = 0;
  225. next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
  226. delta = next - addr;
  227. if (delta >= sz)
  228. break;
  229. sz -= delta;
  230. addr = next;
  231. idx++;
  232. }
  233. if (idx == QT_BUFFER_CNT) {
  234. printf("out of buffer pointers (%zu bytes left)\n", sz);
  235. return -1;
  236. }
  237. return 0;
  238. }
  239. static inline u8 ehci_encode_speed(enum usb_device_speed speed)
  240. {
  241. #define QH_HIGH_SPEED 2
  242. #define QH_FULL_SPEED 0
  243. #define QH_LOW_SPEED 1
  244. if (speed == USB_SPEED_HIGH)
  245. return QH_HIGH_SPEED;
  246. if (speed == USB_SPEED_LOW)
  247. return QH_LOW_SPEED;
  248. return QH_FULL_SPEED;
  249. }
  250. static void ehci_update_endpt2_dev_n_port(struct usb_device *udev,
  251. struct QH *qh)
  252. {
  253. uint8_t portnr = 0;
  254. uint8_t hubaddr = 0;
  255. if (udev->speed != USB_SPEED_LOW && udev->speed != USB_SPEED_FULL)
  256. return;
  257. usb_find_usb2_hub_address_port(udev, &hubaddr, &portnr);
  258. qh->qh_endpt2 |= cpu_to_hc32(QH_ENDPT2_PORTNUM(portnr) |
  259. QH_ENDPT2_HUBADDR(hubaddr));
  260. }
  261. static int
  262. ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
  263. int length, struct devrequest *req)
  264. {
  265. ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
  266. struct qTD *qtd;
  267. int qtd_count = 0;
  268. int qtd_counter = 0;
  269. volatile struct qTD *vtd;
  270. unsigned long ts;
  271. uint32_t *tdp;
  272. uint32_t endpt, maxpacket, token, usbsts;
  273. uint32_t c, toggle;
  274. uint32_t cmd;
  275. int timeout;
  276. int ret = 0;
  277. struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
  278. debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
  279. buffer, length, req);
  280. if (req != NULL)
  281. debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
  282. req->request, req->request,
  283. req->requesttype, req->requesttype,
  284. le16_to_cpu(req->value), le16_to_cpu(req->value),
  285. le16_to_cpu(req->index));
  286. #define PKT_ALIGN 512
  287. /*
  288. * The USB transfer is split into qTD transfers. Eeach qTD transfer is
  289. * described by a transfer descriptor (the qTD). The qTDs form a linked
  290. * list with a queue head (QH).
  291. *
  292. * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
  293. * have its beginning in a qTD transfer and its end in the following
  294. * one, so the qTD transfer lengths have to be chosen accordingly.
  295. *
  296. * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
  297. * single pages. The first data buffer can start at any offset within a
  298. * page (not considering the cache-line alignment issues), while the
  299. * following buffers must be page-aligned. There is no alignment
  300. * constraint on the size of a qTD transfer.
  301. */
  302. if (req != NULL)
  303. /* 1 qTD will be needed for SETUP, and 1 for ACK. */
  304. qtd_count += 1 + 1;
  305. if (length > 0 || req == NULL) {
  306. /*
  307. * Determine the qTD transfer size that will be used for the
  308. * data payload (not considering the first qTD transfer, which
  309. * may be longer or shorter, and the final one, which may be
  310. * shorter).
  311. *
  312. * In order to keep each packet within a qTD transfer, the qTD
  313. * transfer size is aligned to PKT_ALIGN, which is a multiple of
  314. * wMaxPacketSize (except in some cases for interrupt transfers,
  315. * see comment in submit_int_msg()).
  316. *
  317. * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
  318. * QT_BUFFER_CNT full pages will be used.
  319. */
  320. int xfr_sz = QT_BUFFER_CNT;
  321. /*
  322. * However, if the input buffer is not aligned to PKT_ALIGN, the
  323. * qTD transfer size will be one page shorter, and the first qTD
  324. * data buffer of each transfer will be page-unaligned.
  325. */
  326. if ((unsigned long)buffer & (PKT_ALIGN - 1))
  327. xfr_sz--;
  328. /* Convert the qTD transfer size to bytes. */
  329. xfr_sz *= EHCI_PAGE_SIZE;
  330. /*
  331. * Approximate by excess the number of qTDs that will be
  332. * required for the data payload. The exact formula is way more
  333. * complicated and saves at most 2 qTDs, i.e. a total of 128
  334. * bytes.
  335. */
  336. qtd_count += 2 + length / xfr_sz;
  337. }
  338. /*
  339. * Threshold value based on the worst-case total size of the allocated qTDs for
  340. * a mass-storage transfer of 65535 blocks of 512 bytes.
  341. */
  342. #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
  343. #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
  344. #endif
  345. qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
  346. if (qtd == NULL) {
  347. printf("unable to allocate TDs\n");
  348. return -1;
  349. }
  350. memset(qh, 0, sizeof(struct QH));
  351. memset(qtd, 0, qtd_count * sizeof(*qtd));
  352. toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
  353. /*
  354. * Setup QH (3.6 in ehci-r10.pdf)
  355. *
  356. * qh_link ................. 03-00 H
  357. * qh_endpt1 ............... 07-04 H
  358. * qh_endpt2 ............... 0B-08 H
  359. * - qh_curtd
  360. * qh_overlay.qt_next ...... 13-10 H
  361. * - qh_overlay.qt_altnext
  362. */
  363. qh->qh_link = cpu_to_hc32(virt_to_phys(&ctrl->qh_list) | QH_LINK_TYPE_QH);
  364. c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe);
  365. maxpacket = usb_maxpacket(dev, pipe);
  366. endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
  367. QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
  368. QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
  369. QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
  370. QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
  371. QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
  372. qh->qh_endpt1 = cpu_to_hc32(endpt);
  373. endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
  374. qh->qh_endpt2 = cpu_to_hc32(endpt);
  375. ehci_update_endpt2_dev_n_port(dev, qh);
  376. qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  377. qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  378. tdp = &qh->qh_overlay.qt_next;
  379. if (req != NULL) {
  380. /*
  381. * Setup request qTD (3.5 in ehci-r10.pdf)
  382. *
  383. * qt_next ................ 03-00 H
  384. * qt_altnext ............. 07-04 H
  385. * qt_token ............... 0B-08 H
  386. *
  387. * [ buffer, buffer_hi ] loaded with "req".
  388. */
  389. qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  390. qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  391. token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
  392. QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
  393. QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
  394. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  395. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  396. if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
  397. printf("unable to construct SETUP TD\n");
  398. goto fail;
  399. }
  400. /* Update previous qTD! */
  401. *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
  402. tdp = &qtd[qtd_counter++].qt_next;
  403. toggle = 1;
  404. }
  405. if (length > 0 || req == NULL) {
  406. uint8_t *buf_ptr = buffer;
  407. int left_length = length;
  408. do {
  409. /*
  410. * Determine the size of this qTD transfer. By default,
  411. * QT_BUFFER_CNT full pages can be used.
  412. */
  413. int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
  414. /*
  415. * However, if the input buffer is not page-aligned, the
  416. * portion of the first page before the buffer start
  417. * offset within that page is unusable.
  418. */
  419. xfr_bytes -= (unsigned long)buf_ptr & (EHCI_PAGE_SIZE - 1);
  420. /*
  421. * In order to keep each packet within a qTD transfer,
  422. * align the qTD transfer size to PKT_ALIGN.
  423. */
  424. xfr_bytes &= ~(PKT_ALIGN - 1);
  425. /*
  426. * This transfer may be shorter than the available qTD
  427. * transfer size that has just been computed.
  428. */
  429. xfr_bytes = min(xfr_bytes, left_length);
  430. /*
  431. * Setup request qTD (3.5 in ehci-r10.pdf)
  432. *
  433. * qt_next ................ 03-00 H
  434. * qt_altnext ............. 07-04 H
  435. * qt_token ............... 0B-08 H
  436. *
  437. * [ buffer, buffer_hi ] loaded with "buffer".
  438. */
  439. qtd[qtd_counter].qt_next =
  440. cpu_to_hc32(QT_NEXT_TERMINATE);
  441. qtd[qtd_counter].qt_altnext =
  442. cpu_to_hc32(QT_NEXT_TERMINATE);
  443. token = QT_TOKEN_DT(toggle) |
  444. QT_TOKEN_TOTALBYTES(xfr_bytes) |
  445. QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
  446. QT_TOKEN_CERR(3) |
  447. QT_TOKEN_PID(usb_pipein(pipe) ?
  448. QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
  449. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  450. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  451. if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
  452. xfr_bytes)) {
  453. printf("unable to construct DATA TD\n");
  454. goto fail;
  455. }
  456. /* Update previous qTD! */
  457. *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
  458. tdp = &qtd[qtd_counter++].qt_next;
  459. /*
  460. * Data toggle has to be adjusted since the qTD transfer
  461. * size is not always an even multiple of
  462. * wMaxPacketSize.
  463. */
  464. if ((xfr_bytes / maxpacket) & 1)
  465. toggle ^= 1;
  466. buf_ptr += xfr_bytes;
  467. left_length -= xfr_bytes;
  468. } while (left_length > 0);
  469. }
  470. if (req != NULL) {
  471. /*
  472. * Setup request qTD (3.5 in ehci-r10.pdf)
  473. *
  474. * qt_next ................ 03-00 H
  475. * qt_altnext ............. 07-04 H
  476. * qt_token ............... 0B-08 H
  477. */
  478. qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  479. qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  480. token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
  481. QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
  482. QT_TOKEN_PID(usb_pipein(pipe) ?
  483. QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
  484. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  485. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  486. /* Update previous qTD! */
  487. *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
  488. tdp = &qtd[qtd_counter++].qt_next;
  489. }
  490. ctrl->qh_list.qh_link = cpu_to_hc32(virt_to_phys(qh) | QH_LINK_TYPE_QH);
  491. /* Flush dcache */
  492. flush_dcache_range((unsigned long)&ctrl->qh_list,
  493. ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
  494. flush_dcache_range((unsigned long)qh, ALIGN_END_ADDR(struct QH, qh, 1));
  495. flush_dcache_range((unsigned long)qtd,
  496. ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
  497. /* Set async. queue head pointer. */
  498. ehci_writel(&ctrl->hcor->or_asynclistaddr, virt_to_phys(&ctrl->qh_list));
  499. usbsts = ehci_readl(&ctrl->hcor->or_usbsts);
  500. ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f));
  501. /* Enable async. schedule. */
  502. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  503. cmd |= CMD_ASE;
  504. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  505. ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS,
  506. 100 * 1000);
  507. if (ret < 0) {
  508. printf("EHCI fail timeout STS_ASS set\n");
  509. goto fail;
  510. }
  511. /* Wait for TDs to be processed. */
  512. ts = get_timer(0);
  513. vtd = &qtd[qtd_counter - 1];
  514. timeout = USB_TIMEOUT_MS(pipe);
  515. do {
  516. /* Invalidate dcache */
  517. invalidate_dcache_range((unsigned long)&ctrl->qh_list,
  518. ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
  519. invalidate_dcache_range((unsigned long)qh,
  520. ALIGN_END_ADDR(struct QH, qh, 1));
  521. invalidate_dcache_range((unsigned long)qtd,
  522. ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
  523. token = hc32_to_cpu(vtd->qt_token);
  524. if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
  525. break;
  526. WATCHDOG_RESET();
  527. } while (get_timer(ts) < timeout);
  528. /*
  529. * Invalidate the memory area occupied by buffer
  530. * Don't try to fix the buffer alignment, if it isn't properly
  531. * aligned it's upper layer's fault so let invalidate_dcache_range()
  532. * vow about it. But we have to fix the length as it's actual
  533. * transfer length and can be unaligned. This is potentially
  534. * dangerous operation, it's responsibility of the calling
  535. * code to make sure enough space is reserved.
  536. */
  537. invalidate_dcache_range((unsigned long)buffer,
  538. ALIGN((unsigned long)buffer + length, ARCH_DMA_MINALIGN));
  539. /* Check that the TD processing happened */
  540. if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
  541. printf("EHCI timed out on TD - token=%#x\n", token);
  542. /* Disable async schedule. */
  543. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  544. cmd &= ~CMD_ASE;
  545. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  546. ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0,
  547. 100 * 1000);
  548. if (ret < 0) {
  549. printf("EHCI fail timeout STS_ASS reset\n");
  550. goto fail;
  551. }
  552. token = hc32_to_cpu(qh->qh_overlay.qt_token);
  553. if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) {
  554. debug("TOKEN=%#x\n", token);
  555. switch (QT_TOKEN_GET_STATUS(token) &
  556. ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
  557. case 0:
  558. toggle = QT_TOKEN_GET_DT(token);
  559. usb_settoggle(dev, usb_pipeendpoint(pipe),
  560. usb_pipeout(pipe), toggle);
  561. dev->status = 0;
  562. break;
  563. case QT_TOKEN_STATUS_HALTED:
  564. dev->status = USB_ST_STALLED;
  565. break;
  566. case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
  567. case QT_TOKEN_STATUS_DATBUFERR:
  568. dev->status = USB_ST_BUF_ERR;
  569. break;
  570. case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
  571. case QT_TOKEN_STATUS_BABBLEDET:
  572. dev->status = USB_ST_BABBLE_DET;
  573. break;
  574. default:
  575. dev->status = USB_ST_CRC_ERR;
  576. if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED)
  577. dev->status |= USB_ST_STALLED;
  578. break;
  579. }
  580. dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token);
  581. } else {
  582. dev->act_len = 0;
  583. #ifndef CONFIG_USB_EHCI_FARADAY
  584. debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
  585. dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts),
  586. ehci_readl(&ctrl->hcor->or_portsc[0]),
  587. ehci_readl(&ctrl->hcor->or_portsc[1]));
  588. #endif
  589. }
  590. free(qtd);
  591. return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
  592. fail:
  593. free(qtd);
  594. return -1;
  595. }
  596. static int ehci_submit_root(struct usb_device *dev, unsigned long pipe,
  597. void *buffer, int length, struct devrequest *req)
  598. {
  599. uint8_t tmpbuf[4];
  600. u16 typeReq;
  601. void *srcptr = NULL;
  602. int len, srclen;
  603. uint32_t reg;
  604. uint32_t *status_reg;
  605. int port = le16_to_cpu(req->index) & 0xff;
  606. struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
  607. srclen = 0;
  608. debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
  609. req->request, req->request,
  610. req->requesttype, req->requesttype,
  611. le16_to_cpu(req->value), le16_to_cpu(req->index));
  612. typeReq = req->request | req->requesttype << 8;
  613. switch (typeReq) {
  614. case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
  615. case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  616. case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  617. status_reg = ctrl->ops.get_portsc_register(ctrl, port - 1);
  618. if (!status_reg)
  619. return -1;
  620. break;
  621. default:
  622. status_reg = NULL;
  623. break;
  624. }
  625. switch (typeReq) {
  626. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  627. switch (le16_to_cpu(req->value) >> 8) {
  628. case USB_DT_DEVICE:
  629. debug("USB_DT_DEVICE request\n");
  630. srcptr = &descriptor.device;
  631. srclen = descriptor.device.bLength;
  632. break;
  633. case USB_DT_CONFIG:
  634. debug("USB_DT_CONFIG config\n");
  635. srcptr = &descriptor.config;
  636. srclen = descriptor.config.bLength +
  637. descriptor.interface.bLength +
  638. descriptor.endpoint.bLength;
  639. break;
  640. case USB_DT_STRING:
  641. debug("USB_DT_STRING config\n");
  642. switch (le16_to_cpu(req->value) & 0xff) {
  643. case 0: /* Language */
  644. srcptr = "\4\3\1\0";
  645. srclen = 4;
  646. break;
  647. case 1: /* Vendor */
  648. srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
  649. srclen = 14;
  650. break;
  651. case 2: /* Product */
  652. srcptr = "\52\3E\0H\0C\0I\0 "
  653. "\0H\0o\0s\0t\0 "
  654. "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
  655. srclen = 42;
  656. break;
  657. default:
  658. debug("unknown value DT_STRING %x\n",
  659. le16_to_cpu(req->value));
  660. goto unknown;
  661. }
  662. break;
  663. default:
  664. debug("unknown value %x\n", le16_to_cpu(req->value));
  665. goto unknown;
  666. }
  667. break;
  668. case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
  669. switch (le16_to_cpu(req->value) >> 8) {
  670. case USB_DT_HUB:
  671. debug("USB_DT_HUB config\n");
  672. srcptr = &descriptor.hub;
  673. srclen = descriptor.hub.bLength;
  674. break;
  675. default:
  676. debug("unknown value %x\n", le16_to_cpu(req->value));
  677. goto unknown;
  678. }
  679. break;
  680. case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
  681. debug("USB_REQ_SET_ADDRESS\n");
  682. ctrl->rootdev = le16_to_cpu(req->value);
  683. break;
  684. case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
  685. debug("USB_REQ_SET_CONFIGURATION\n");
  686. /* Nothing to do */
  687. break;
  688. case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
  689. tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
  690. tmpbuf[1] = 0;
  691. srcptr = tmpbuf;
  692. srclen = 2;
  693. break;
  694. case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
  695. memset(tmpbuf, 0, 4);
  696. reg = ehci_readl(status_reg);
  697. if (reg & EHCI_PS_CS)
  698. tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
  699. if (reg & EHCI_PS_PE)
  700. tmpbuf[0] |= USB_PORT_STAT_ENABLE;
  701. if (reg & EHCI_PS_SUSP)
  702. tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
  703. if (reg & EHCI_PS_OCA)
  704. tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
  705. if (reg & EHCI_PS_PR)
  706. tmpbuf[0] |= USB_PORT_STAT_RESET;
  707. if (reg & EHCI_PS_PP)
  708. tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
  709. if (ehci_is_TDI()) {
  710. switch (ctrl->ops.get_port_speed(ctrl, reg)) {
  711. case PORTSC_PSPD_FS:
  712. break;
  713. case PORTSC_PSPD_LS:
  714. tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
  715. break;
  716. case PORTSC_PSPD_HS:
  717. default:
  718. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  719. break;
  720. }
  721. } else {
  722. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  723. }
  724. if (reg & EHCI_PS_CSC)
  725. tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
  726. if (reg & EHCI_PS_PEC)
  727. tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
  728. if (reg & EHCI_PS_OCC)
  729. tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
  730. if (ctrl->portreset & (1 << port))
  731. tmpbuf[2] |= USB_PORT_STAT_C_RESET;
  732. srcptr = tmpbuf;
  733. srclen = 4;
  734. break;
  735. case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  736. reg = ehci_readl(status_reg);
  737. reg &= ~EHCI_PS_CLEAR;
  738. switch (le16_to_cpu(req->value)) {
  739. case USB_PORT_FEAT_ENABLE:
  740. reg |= EHCI_PS_PE;
  741. ehci_writel(status_reg, reg);
  742. break;
  743. case USB_PORT_FEAT_POWER:
  744. if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) {
  745. reg |= EHCI_PS_PP;
  746. ehci_writel(status_reg, reg);
  747. }
  748. break;
  749. case USB_PORT_FEAT_RESET:
  750. if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
  751. !ehci_is_TDI() &&
  752. EHCI_PS_IS_LOWSPEED(reg)) {
  753. /* Low speed device, give up ownership. */
  754. debug("port %d low speed --> companion\n",
  755. port - 1);
  756. reg |= EHCI_PS_PO;
  757. ehci_writel(status_reg, reg);
  758. return -ENXIO;
  759. } else {
  760. int ret;
  761. reg |= EHCI_PS_PR;
  762. reg &= ~EHCI_PS_PE;
  763. ehci_writel(status_reg, reg);
  764. /*
  765. * caller must wait, then call GetPortStatus
  766. * usb 2.0 specification say 50 ms resets on
  767. * root
  768. */
  769. ctrl->ops.powerup_fixup(ctrl, status_reg, &reg);
  770. ehci_writel(status_reg, reg & ~EHCI_PS_PR);
  771. /*
  772. * A host controller must terminate the reset
  773. * and stabilize the state of the port within
  774. * 2 milliseconds
  775. */
  776. ret = handshake(status_reg, EHCI_PS_PR, 0,
  777. 2 * 1000);
  778. if (!ret) {
  779. reg = ehci_readl(status_reg);
  780. if ((reg & (EHCI_PS_PE | EHCI_PS_CS))
  781. == EHCI_PS_CS && !ehci_is_TDI()) {
  782. debug("port %d full speed --> companion\n", port - 1);
  783. reg &= ~EHCI_PS_CLEAR;
  784. reg |= EHCI_PS_PO;
  785. ehci_writel(status_reg, reg);
  786. return -ENXIO;
  787. } else {
  788. ctrl->portreset |= 1 << port;
  789. }
  790. } else {
  791. printf("port(%d) reset error\n",
  792. port - 1);
  793. }
  794. }
  795. break;
  796. case USB_PORT_FEAT_TEST:
  797. ehci_shutdown(ctrl);
  798. reg &= ~(0xf << 16);
  799. reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16;
  800. ehci_writel(status_reg, reg);
  801. break;
  802. default:
  803. debug("unknown feature %x\n", le16_to_cpu(req->value));
  804. goto unknown;
  805. }
  806. /* unblock posted writes */
  807. (void) ehci_readl(&ctrl->hcor->or_usbcmd);
  808. break;
  809. case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  810. reg = ehci_readl(status_reg);
  811. reg &= ~EHCI_PS_CLEAR;
  812. switch (le16_to_cpu(req->value)) {
  813. case USB_PORT_FEAT_ENABLE:
  814. reg &= ~EHCI_PS_PE;
  815. break;
  816. case USB_PORT_FEAT_C_ENABLE:
  817. reg |= EHCI_PS_PE;
  818. break;
  819. case USB_PORT_FEAT_POWER:
  820. if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams)))
  821. reg &= ~EHCI_PS_PP;
  822. break;
  823. case USB_PORT_FEAT_C_CONNECTION:
  824. reg |= EHCI_PS_CSC;
  825. break;
  826. case USB_PORT_FEAT_OVER_CURRENT:
  827. reg |= EHCI_PS_OCC;
  828. break;
  829. case USB_PORT_FEAT_C_RESET:
  830. ctrl->portreset &= ~(1 << port);
  831. break;
  832. default:
  833. debug("unknown feature %x\n", le16_to_cpu(req->value));
  834. goto unknown;
  835. }
  836. ehci_writel(status_reg, reg);
  837. /* unblock posted write */
  838. (void) ehci_readl(&ctrl->hcor->or_usbcmd);
  839. break;
  840. default:
  841. debug("Unknown request\n");
  842. goto unknown;
  843. }
  844. mdelay(1);
  845. len = min3(srclen, (int)le16_to_cpu(req->length), length);
  846. if (srcptr != NULL && len > 0)
  847. memcpy(buffer, srcptr, len);
  848. else
  849. debug("Len is 0\n");
  850. dev->act_len = len;
  851. dev->status = 0;
  852. return 0;
  853. unknown:
  854. debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
  855. req->requesttype, req->request, le16_to_cpu(req->value),
  856. le16_to_cpu(req->index), le16_to_cpu(req->length));
  857. dev->act_len = 0;
  858. dev->status = USB_ST_STALLED;
  859. return -1;
  860. }
  861. const struct ehci_ops default_ehci_ops = {
  862. .set_usb_mode = ehci_set_usbmode,
  863. .get_port_speed = ehci_get_port_speed,
  864. .powerup_fixup = ehci_powerup_fixup,
  865. .get_portsc_register = ehci_get_portsc_register,
  866. };
  867. static void ehci_setup_ops(struct ehci_ctrl *ctrl, const struct ehci_ops *ops)
  868. {
  869. if (!ops) {
  870. ctrl->ops = default_ehci_ops;
  871. } else {
  872. ctrl->ops = *ops;
  873. if (!ctrl->ops.set_usb_mode)
  874. ctrl->ops.set_usb_mode = ehci_set_usbmode;
  875. if (!ctrl->ops.get_port_speed)
  876. ctrl->ops.get_port_speed = ehci_get_port_speed;
  877. if (!ctrl->ops.powerup_fixup)
  878. ctrl->ops.powerup_fixup = ehci_powerup_fixup;
  879. if (!ctrl->ops.get_portsc_register)
  880. ctrl->ops.get_portsc_register =
  881. ehci_get_portsc_register;
  882. }
  883. }
  884. #ifndef CONFIG_DM_USB
  885. void ehci_set_controller_priv(int index, void *priv, const struct ehci_ops *ops)
  886. {
  887. struct ehci_ctrl *ctrl = &ehcic[index];
  888. ctrl->priv = priv;
  889. ehci_setup_ops(ctrl, ops);
  890. }
  891. void *ehci_get_controller_priv(int index)
  892. {
  893. return ehcic[index].priv;
  894. }
  895. #endif
  896. static int ehci_common_init(struct ehci_ctrl *ctrl, uint tweaks)
  897. {
  898. struct QH *qh_list;
  899. struct QH *periodic;
  900. uint32_t reg;
  901. uint32_t cmd;
  902. int i;
  903. /* Set the high address word (aka segment) for 64-bit controller */
  904. if (ehci_readl(&ctrl->hccr->cr_hccparams) & 1)
  905. ehci_writel(&ctrl->hcor->or_ctrldssegment, 0);
  906. qh_list = &ctrl->qh_list;
  907. /* Set head of reclaim list */
  908. memset(qh_list, 0, sizeof(*qh_list));
  909. qh_list->qh_link = cpu_to_hc32(virt_to_phys(qh_list) | QH_LINK_TYPE_QH);
  910. qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
  911. QH_ENDPT1_EPS(USB_SPEED_HIGH));
  912. qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  913. qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  914. qh_list->qh_overlay.qt_token =
  915. cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
  916. flush_dcache_range((unsigned long)qh_list,
  917. ALIGN_END_ADDR(struct QH, qh_list, 1));
  918. /* Set async. queue head pointer. */
  919. ehci_writel(&ctrl->hcor->or_asynclistaddr, virt_to_phys(qh_list));
  920. /*
  921. * Set up periodic list
  922. * Step 1: Parent QH for all periodic transfers.
  923. */
  924. ctrl->periodic_schedules = 0;
  925. periodic = &ctrl->periodic_queue;
  926. memset(periodic, 0, sizeof(*periodic));
  927. periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
  928. periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  929. periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  930. flush_dcache_range((unsigned long)periodic,
  931. ALIGN_END_ADDR(struct QH, periodic, 1));
  932. /*
  933. * Step 2: Setup frame-list: Every microframe, USB tries the same list.
  934. * In particular, device specifications on polling frequency
  935. * are disregarded. Keyboards seem to send NAK/NYet reliably
  936. * when polled with an empty buffer.
  937. *
  938. * Split Transactions will be spread across microframes using
  939. * S-mask and C-mask.
  940. */
  941. if (ctrl->periodic_list == NULL)
  942. ctrl->periodic_list = memalign(4096, 1024 * 4);
  943. if (!ctrl->periodic_list)
  944. return -ENOMEM;
  945. for (i = 0; i < 1024; i++) {
  946. ctrl->periodic_list[i] = cpu_to_hc32((unsigned long)periodic
  947. | QH_LINK_TYPE_QH);
  948. }
  949. flush_dcache_range((unsigned long)ctrl->periodic_list,
  950. ALIGN_END_ADDR(uint32_t, ctrl->periodic_list,
  951. 1024));
  952. /* Set periodic list base address */
  953. ehci_writel(&ctrl->hcor->or_periodiclistbase,
  954. (unsigned long)ctrl->periodic_list);
  955. reg = ehci_readl(&ctrl->hccr->cr_hcsparams);
  956. descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
  957. debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
  958. /* Port Indicators */
  959. if (HCS_INDICATOR(reg))
  960. put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
  961. | 0x80, &descriptor.hub.wHubCharacteristics);
  962. /* Port Power Control */
  963. if (HCS_PPC(reg))
  964. put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
  965. | 0x01, &descriptor.hub.wHubCharacteristics);
  966. /* Start the host controller. */
  967. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  968. /*
  969. * Philips, Intel, and maybe others need CMD_RUN before the
  970. * root hub will detect new devices (why?); NEC doesn't
  971. */
  972. cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  973. cmd |= CMD_RUN;
  974. ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
  975. if (!(tweaks & EHCI_TWEAK_NO_INIT_CF)) {
  976. /* take control over the ports */
  977. cmd = ehci_readl(&ctrl->hcor->or_configflag);
  978. cmd |= FLAG_CF;
  979. ehci_writel(&ctrl->hcor->or_configflag, cmd);
  980. }
  981. /* unblock posted write */
  982. cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
  983. mdelay(5);
  984. reg = HC_VERSION(ehci_readl(&ctrl->hccr->cr_capbase));
  985. printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
  986. return 0;
  987. }
  988. #ifndef CONFIG_DM_USB
  989. int usb_lowlevel_stop(int index)
  990. {
  991. ehci_shutdown(&ehcic[index]);
  992. return ehci_hcd_stop(index);
  993. }
  994. int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
  995. {
  996. struct ehci_ctrl *ctrl = &ehcic[index];
  997. uint tweaks = 0;
  998. int rc;
  999. /**
  1000. * Set ops to default_ehci_ops, ehci_hcd_init should call
  1001. * ehci_set_controller_priv to change any of these function pointers.
  1002. */
  1003. ctrl->ops = default_ehci_ops;
  1004. rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
  1005. if (rc)
  1006. return rc;
  1007. if (init == USB_INIT_DEVICE)
  1008. goto done;
  1009. /* EHCI spec section 4.1 */
  1010. if (ehci_reset(ctrl))
  1011. return -1;
  1012. #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
  1013. rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
  1014. if (rc)
  1015. return rc;
  1016. #endif
  1017. #ifdef CONFIG_USB_EHCI_FARADAY
  1018. tweaks |= EHCI_TWEAK_NO_INIT_CF;
  1019. #endif
  1020. rc = ehci_common_init(ctrl, tweaks);
  1021. if (rc)
  1022. return rc;
  1023. ctrl->rootdev = 0;
  1024. done:
  1025. *controller = &ehcic[index];
  1026. return 0;
  1027. }
  1028. #endif
  1029. static int _ehci_submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
  1030. void *buffer, int length)
  1031. {
  1032. if (usb_pipetype(pipe) != PIPE_BULK) {
  1033. debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
  1034. return -1;
  1035. }
  1036. return ehci_submit_async(dev, pipe, buffer, length, NULL);
  1037. }
  1038. static int _ehci_submit_control_msg(struct usb_device *dev, unsigned long pipe,
  1039. void *buffer, int length,
  1040. struct devrequest *setup)
  1041. {
  1042. struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
  1043. if (usb_pipetype(pipe) != PIPE_CONTROL) {
  1044. debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
  1045. return -1;
  1046. }
  1047. if (usb_pipedevice(pipe) == ctrl->rootdev) {
  1048. if (!ctrl->rootdev)
  1049. dev->speed = USB_SPEED_HIGH;
  1050. return ehci_submit_root(dev, pipe, buffer, length, setup);
  1051. }
  1052. return ehci_submit_async(dev, pipe, buffer, length, setup);
  1053. }
  1054. struct int_queue {
  1055. int elementsize;
  1056. unsigned long pipe;
  1057. struct QH *first;
  1058. struct QH *current;
  1059. struct QH *last;
  1060. struct qTD *tds;
  1061. };
  1062. #define NEXT_QH(qh) (struct QH *)((unsigned long)hc32_to_cpu((qh)->qh_link) & ~0x1f)
  1063. static int
  1064. enable_periodic(struct ehci_ctrl *ctrl)
  1065. {
  1066. uint32_t cmd;
  1067. struct ehci_hcor *hcor = ctrl->hcor;
  1068. int ret;
  1069. cmd = ehci_readl(&hcor->or_usbcmd);
  1070. cmd |= CMD_PSE;
  1071. ehci_writel(&hcor->or_usbcmd, cmd);
  1072. ret = handshake((uint32_t *)&hcor->or_usbsts,
  1073. STS_PSS, STS_PSS, 100 * 1000);
  1074. if (ret < 0) {
  1075. printf("EHCI failed: timeout when enabling periodic list\n");
  1076. return -ETIMEDOUT;
  1077. }
  1078. udelay(1000);
  1079. return 0;
  1080. }
  1081. static int
  1082. disable_periodic(struct ehci_ctrl *ctrl)
  1083. {
  1084. uint32_t cmd;
  1085. struct ehci_hcor *hcor = ctrl->hcor;
  1086. int ret;
  1087. cmd = ehci_readl(&hcor->or_usbcmd);
  1088. cmd &= ~CMD_PSE;
  1089. ehci_writel(&hcor->or_usbcmd, cmd);
  1090. ret = handshake((uint32_t *)&hcor->or_usbsts,
  1091. STS_PSS, 0, 100 * 1000);
  1092. if (ret < 0) {
  1093. printf("EHCI failed: timeout when disabling periodic list\n");
  1094. return -ETIMEDOUT;
  1095. }
  1096. return 0;
  1097. }
  1098. static struct int_queue *_ehci_create_int_queue(struct usb_device *dev,
  1099. unsigned long pipe, int queuesize, int elementsize,
  1100. void *buffer, int interval)
  1101. {
  1102. struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
  1103. struct int_queue *result = NULL;
  1104. uint32_t i, toggle;
  1105. /*
  1106. * Interrupt transfers requiring several transactions are not supported
  1107. * because bInterval is ignored.
  1108. *
  1109. * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
  1110. * <= PKT_ALIGN if several qTDs are required, while the USB
  1111. * specification does not constrain this for interrupt transfers. That
  1112. * means that ehci_submit_async() would support interrupt transfers
  1113. * requiring several transactions only as long as the transfer size does
  1114. * not require more than a single qTD.
  1115. */
  1116. if (elementsize > usb_maxpacket(dev, pipe)) {
  1117. printf("%s: xfers requiring several transactions are not supported.\n",
  1118. __func__);
  1119. return NULL;
  1120. }
  1121. debug("Enter create_int_queue\n");
  1122. if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
  1123. debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
  1124. return NULL;
  1125. }
  1126. /* limit to 4 full pages worth of data -
  1127. * we can safely fit them in a single TD,
  1128. * no matter the alignment
  1129. */
  1130. if (elementsize >= 16384) {
  1131. debug("too large elements for interrupt transfers\n");
  1132. return NULL;
  1133. }
  1134. result = malloc(sizeof(*result));
  1135. if (!result) {
  1136. debug("ehci intr queue: out of memory\n");
  1137. goto fail1;
  1138. }
  1139. result->elementsize = elementsize;
  1140. result->pipe = pipe;
  1141. result->first = memalign(USB_DMA_MINALIGN,
  1142. sizeof(struct QH) * queuesize);
  1143. if (!result->first) {
  1144. debug("ehci intr queue: out of memory\n");
  1145. goto fail2;
  1146. }
  1147. result->current = result->first;
  1148. result->last = result->first + queuesize - 1;
  1149. result->tds = memalign(USB_DMA_MINALIGN,
  1150. sizeof(struct qTD) * queuesize);
  1151. if (!result->tds) {
  1152. debug("ehci intr queue: out of memory\n");
  1153. goto fail3;
  1154. }
  1155. memset(result->first, 0, sizeof(struct QH) * queuesize);
  1156. memset(result->tds, 0, sizeof(struct qTD) * queuesize);
  1157. toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
  1158. for (i = 0; i < queuesize; i++) {
  1159. struct QH *qh = result->first + i;
  1160. struct qTD *td = result->tds + i;
  1161. void **buf = &qh->buffer;
  1162. qh->qh_link = cpu_to_hc32((unsigned long)(qh+1) | QH_LINK_TYPE_QH);
  1163. if (i == queuesize - 1)
  1164. qh->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
  1165. qh->qh_overlay.qt_next = cpu_to_hc32((unsigned long)td);
  1166. qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  1167. qh->qh_endpt1 =
  1168. cpu_to_hc32((0 << 28) | /* No NAK reload (ehci 4.9) */
  1169. (usb_maxpacket(dev, pipe) << 16) | /* MPS */
  1170. (1 << 14) |
  1171. QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
  1172. (usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */
  1173. (usb_pipedevice(pipe) << 0));
  1174. qh->qh_endpt2 = cpu_to_hc32((1 << 30) | /* 1 Tx per mframe */
  1175. (1 << 0)); /* S-mask: microframe 0 */
  1176. if (dev->speed == USB_SPEED_LOW ||
  1177. dev->speed == USB_SPEED_FULL) {
  1178. /* C-mask: microframes 2-4 */
  1179. qh->qh_endpt2 |= cpu_to_hc32((0x1c << 8));
  1180. }
  1181. ehci_update_endpt2_dev_n_port(dev, qh);
  1182. td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  1183. td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  1184. debug("communication direction is '%s'\n",
  1185. usb_pipein(pipe) ? "in" : "out");
  1186. td->qt_token = cpu_to_hc32(
  1187. QT_TOKEN_DT(toggle) |
  1188. (elementsize << 16) |
  1189. ((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */
  1190. 0x80); /* active */
  1191. td->qt_buffer[0] =
  1192. cpu_to_hc32((unsigned long)buffer + i * elementsize);
  1193. td->qt_buffer[1] =
  1194. cpu_to_hc32((td->qt_buffer[0] + 0x1000) & ~0xfff);
  1195. td->qt_buffer[2] =
  1196. cpu_to_hc32((td->qt_buffer[0] + 0x2000) & ~0xfff);
  1197. td->qt_buffer[3] =
  1198. cpu_to_hc32((td->qt_buffer[0] + 0x3000) & ~0xfff);
  1199. td->qt_buffer[4] =
  1200. cpu_to_hc32((td->qt_buffer[0] + 0x4000) & ~0xfff);
  1201. *buf = buffer + i * elementsize;
  1202. toggle ^= 1;
  1203. }
  1204. flush_dcache_range((unsigned long)buffer,
  1205. ALIGN_END_ADDR(char, buffer,
  1206. queuesize * elementsize));
  1207. flush_dcache_range((unsigned long)result->first,
  1208. ALIGN_END_ADDR(struct QH, result->first,
  1209. queuesize));
  1210. flush_dcache_range((unsigned long)result->tds,
  1211. ALIGN_END_ADDR(struct qTD, result->tds,
  1212. queuesize));
  1213. if (ctrl->periodic_schedules > 0) {
  1214. if (disable_periodic(ctrl) < 0) {
  1215. debug("FATAL: periodic should never fail, but did");
  1216. goto fail3;
  1217. }
  1218. }
  1219. /* hook up to periodic list */
  1220. struct QH *list = &ctrl->periodic_queue;
  1221. result->last->qh_link = list->qh_link;
  1222. list->qh_link = cpu_to_hc32((unsigned long)result->first | QH_LINK_TYPE_QH);
  1223. flush_dcache_range((unsigned long)result->last,
  1224. ALIGN_END_ADDR(struct QH, result->last, 1));
  1225. flush_dcache_range((unsigned long)list,
  1226. ALIGN_END_ADDR(struct QH, list, 1));
  1227. if (enable_periodic(ctrl) < 0) {
  1228. debug("FATAL: periodic should never fail, but did");
  1229. goto fail3;
  1230. }
  1231. ctrl->periodic_schedules++;
  1232. debug("Exit create_int_queue\n");
  1233. return result;
  1234. fail3:
  1235. if (result->tds)
  1236. free(result->tds);
  1237. fail2:
  1238. if (result->first)
  1239. free(result->first);
  1240. if (result)
  1241. free(result);
  1242. fail1:
  1243. return NULL;
  1244. }
  1245. static void *_ehci_poll_int_queue(struct usb_device *dev,
  1246. struct int_queue *queue)
  1247. {
  1248. struct QH *cur = queue->current;
  1249. struct qTD *cur_td;
  1250. uint32_t token, toggle;
  1251. unsigned long pipe = queue->pipe;
  1252. /* depleted queue */
  1253. if (cur == NULL) {
  1254. debug("Exit poll_int_queue with completed queue\n");
  1255. return NULL;
  1256. }
  1257. /* still active */
  1258. cur_td = &queue->tds[queue->current - queue->first];
  1259. invalidate_dcache_range((unsigned long)cur_td,
  1260. ALIGN_END_ADDR(struct qTD, cur_td, 1));
  1261. token = hc32_to_cpu(cur_td->qt_token);
  1262. if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE) {
  1263. debug("Exit poll_int_queue with no completed intr transfer. token is %x\n", token);
  1264. return NULL;
  1265. }
  1266. toggle = QT_TOKEN_GET_DT(token);
  1267. usb_settoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe), toggle);
  1268. if (!(cur->qh_link & QH_LINK_TERMINATE))
  1269. queue->current++;
  1270. else
  1271. queue->current = NULL;
  1272. invalidate_dcache_range((unsigned long)cur->buffer,
  1273. ALIGN_END_ADDR(char, cur->buffer,
  1274. queue->elementsize));
  1275. debug("Exit poll_int_queue with completed intr transfer. token is %x at %p (first at %p)\n",
  1276. token, cur, queue->first);
  1277. return cur->buffer;
  1278. }
  1279. /* Do not free buffers associated with QHs, they're owned by someone else */
  1280. static int _ehci_destroy_int_queue(struct usb_device *dev,
  1281. struct int_queue *queue)
  1282. {
  1283. struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
  1284. int result = -1;
  1285. unsigned long timeout;
  1286. if (disable_periodic(ctrl) < 0) {
  1287. debug("FATAL: periodic should never fail, but did");
  1288. goto out;
  1289. }
  1290. ctrl->periodic_schedules--;
  1291. struct QH *cur = &ctrl->periodic_queue;
  1292. timeout = get_timer(0) + 500; /* abort after 500ms */
  1293. while (!(cur->qh_link & cpu_to_hc32(QH_LINK_TERMINATE))) {
  1294. debug("considering %p, with qh_link %x\n", cur, cur->qh_link);
  1295. if (NEXT_QH(cur) == queue->first) {
  1296. debug("found candidate. removing from chain\n");
  1297. cur->qh_link = queue->last->qh_link;
  1298. flush_dcache_range((unsigned long)cur,
  1299. ALIGN_END_ADDR(struct QH, cur, 1));
  1300. result = 0;
  1301. break;
  1302. }
  1303. cur = NEXT_QH(cur);
  1304. if (get_timer(0) > timeout) {
  1305. printf("Timeout destroying interrupt endpoint queue\n");
  1306. result = -1;
  1307. goto out;
  1308. }
  1309. }
  1310. if (ctrl->periodic_schedules > 0) {
  1311. result = enable_periodic(ctrl);
  1312. if (result < 0)
  1313. debug("FATAL: periodic should never fail, but did");
  1314. }
  1315. out:
  1316. free(queue->tds);
  1317. free(queue->first);
  1318. free(queue);
  1319. return result;
  1320. }
  1321. static int _ehci_submit_int_msg(struct usb_device *dev, unsigned long pipe,
  1322. void *buffer, int length, int interval)
  1323. {
  1324. void *backbuffer;
  1325. struct int_queue *queue;
  1326. unsigned long timeout;
  1327. int result = 0, ret;
  1328. debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
  1329. dev, pipe, buffer, length, interval);
  1330. queue = _ehci_create_int_queue(dev, pipe, 1, length, buffer, interval);
  1331. if (!queue)
  1332. return -1;
  1333. timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
  1334. while ((backbuffer = _ehci_poll_int_queue(dev, queue)) == NULL)
  1335. if (get_timer(0) > timeout) {
  1336. printf("Timeout poll on interrupt endpoint\n");
  1337. result = -ETIMEDOUT;
  1338. break;
  1339. }
  1340. if (backbuffer != buffer) {
  1341. debug("got wrong buffer back (%p instead of %p)\n",
  1342. backbuffer, buffer);
  1343. return -EINVAL;
  1344. }
  1345. ret = _ehci_destroy_int_queue(dev, queue);
  1346. if (ret < 0)
  1347. return ret;
  1348. /* everything worked out fine */
  1349. return result;
  1350. }
  1351. #ifndef CONFIG_DM_USB
  1352. int submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
  1353. void *buffer, int length)
  1354. {
  1355. return _ehci_submit_bulk_msg(dev, pipe, buffer, length);
  1356. }
  1357. int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  1358. int length, struct devrequest *setup)
  1359. {
  1360. return _ehci_submit_control_msg(dev, pipe, buffer, length, setup);
  1361. }
  1362. int submit_int_msg(struct usb_device *dev, unsigned long pipe,
  1363. void *buffer, int length, int interval)
  1364. {
  1365. return _ehci_submit_int_msg(dev, pipe, buffer, length, interval);
  1366. }
  1367. struct int_queue *create_int_queue(struct usb_device *dev,
  1368. unsigned long pipe, int queuesize, int elementsize,
  1369. void *buffer, int interval)
  1370. {
  1371. return _ehci_create_int_queue(dev, pipe, queuesize, elementsize,
  1372. buffer, interval);
  1373. }
  1374. void *poll_int_queue(struct usb_device *dev, struct int_queue *queue)
  1375. {
  1376. return _ehci_poll_int_queue(dev, queue);
  1377. }
  1378. int destroy_int_queue(struct usb_device *dev, struct int_queue *queue)
  1379. {
  1380. return _ehci_destroy_int_queue(dev, queue);
  1381. }
  1382. #endif
  1383. #ifdef CONFIG_DM_USB
  1384. static int ehci_submit_control_msg(struct udevice *dev, struct usb_device *udev,
  1385. unsigned long pipe, void *buffer, int length,
  1386. struct devrequest *setup)
  1387. {
  1388. debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
  1389. dev->name, udev, udev->dev->name, udev->portnr);
  1390. return _ehci_submit_control_msg(udev, pipe, buffer, length, setup);
  1391. }
  1392. static int ehci_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
  1393. unsigned long pipe, void *buffer, int length)
  1394. {
  1395. debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
  1396. return _ehci_submit_bulk_msg(udev, pipe, buffer, length);
  1397. }
  1398. static int ehci_submit_int_msg(struct udevice *dev, struct usb_device *udev,
  1399. unsigned long pipe, void *buffer, int length,
  1400. int interval)
  1401. {
  1402. debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
  1403. return _ehci_submit_int_msg(udev, pipe, buffer, length, interval);
  1404. }
  1405. static struct int_queue *ehci_create_int_queue(struct udevice *dev,
  1406. struct usb_device *udev, unsigned long pipe, int queuesize,
  1407. int elementsize, void *buffer, int interval)
  1408. {
  1409. debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
  1410. return _ehci_create_int_queue(udev, pipe, queuesize, elementsize,
  1411. buffer, interval);
  1412. }
  1413. static void *ehci_poll_int_queue(struct udevice *dev, struct usb_device *udev,
  1414. struct int_queue *queue)
  1415. {
  1416. debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
  1417. return _ehci_poll_int_queue(udev, queue);
  1418. }
  1419. static int ehci_destroy_int_queue(struct udevice *dev, struct usb_device *udev,
  1420. struct int_queue *queue)
  1421. {
  1422. debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
  1423. return _ehci_destroy_int_queue(udev, queue);
  1424. }
  1425. int ehci_register(struct udevice *dev, struct ehci_hccr *hccr,
  1426. struct ehci_hcor *hcor, const struct ehci_ops *ops,
  1427. uint tweaks, enum usb_init_type init)
  1428. {
  1429. struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
  1430. struct ehci_ctrl *ctrl = dev_get_priv(dev);
  1431. int ret;
  1432. debug("%s: dev='%s', ctrl=%p, hccr=%p, hcor=%p, init=%d\n", __func__,
  1433. dev->name, ctrl, hccr, hcor, init);
  1434. priv->desc_before_addr = true;
  1435. ehci_setup_ops(ctrl, ops);
  1436. ctrl->hccr = hccr;
  1437. ctrl->hcor = hcor;
  1438. ctrl->priv = ctrl;
  1439. ctrl->init = init;
  1440. if (ctrl->init == USB_INIT_DEVICE)
  1441. goto done;
  1442. ret = ehci_reset(ctrl);
  1443. if (ret)
  1444. goto err;
  1445. if (ctrl->ops.init_after_reset) {
  1446. ret = ctrl->ops.init_after_reset(ctrl);
  1447. if (ret)
  1448. goto err;
  1449. }
  1450. ret = ehci_common_init(ctrl, tweaks);
  1451. if (ret)
  1452. goto err;
  1453. done:
  1454. return 0;
  1455. err:
  1456. free(ctrl);
  1457. debug("%s: failed, ret=%d\n", __func__, ret);
  1458. return ret;
  1459. }
  1460. int ehci_deregister(struct udevice *dev)
  1461. {
  1462. struct ehci_ctrl *ctrl = dev_get_priv(dev);
  1463. if (ctrl->init == USB_INIT_DEVICE)
  1464. return 0;
  1465. ehci_shutdown(ctrl);
  1466. return 0;
  1467. }
  1468. struct dm_usb_ops ehci_usb_ops = {
  1469. .control = ehci_submit_control_msg,
  1470. .bulk = ehci_submit_bulk_msg,
  1471. .interrupt = ehci_submit_int_msg,
  1472. .create_int_queue = ehci_create_int_queue,
  1473. .poll_int_queue = ehci_poll_int_queue,
  1474. .destroy_int_queue = ehci_destroy_int_queue,
  1475. };
  1476. #endif