at91_udc.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2004 by Thomas Rathbone, HP Labs
  3. * Copyright (C) 2005 by Ivan Kokshaysky
  4. * Copyright (C) 2006 by SAN People
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef AT91_UDC_H
  9. #define AT91_UDC_H
  10. /*
  11. * USB Device Port (UDP) registers.
  12. * Based on AT91RM9200 datasheet revision E.
  13. */
  14. #define AT91_UDP_FRM_NUM 0x00 /* Frame Number Register */
  15. #define AT91_UDP_NUM (0x7ff << 0) /* Frame Number */
  16. #define AT91_UDP_FRM_ERR (1 << 16) /* Frame Error */
  17. #define AT91_UDP_FRM_OK (1 << 17) /* Frame OK */
  18. #define AT91_UDP_GLB_STAT 0x04 /* Global State Register */
  19. #define AT91_UDP_FADDEN (1 << 0) /* Function Address Enable */
  20. #define AT91_UDP_CONFG (1 << 1) /* Configured */
  21. #define AT91_UDP_ESR (1 << 2) /* Enable Send Resume */
  22. #define AT91_UDP_RSMINPR (1 << 3) /* Resume has been sent */
  23. #define AT91_UDP_RMWUPE (1 << 4) /* Remote Wake Up Enable */
  24. #define AT91_UDP_FADDR 0x08 /* Function Address Register */
  25. #define AT91_UDP_FADD (0x7f << 0) /* Function Address Value */
  26. #define AT91_UDP_FEN (1 << 8) /* Function Enable */
  27. #define AT91_UDP_IER 0x10 /* Interrupt Enable Register */
  28. #define AT91_UDP_IDR 0x14 /* Interrupt Disable Register */
  29. #define AT91_UDP_IMR 0x18 /* Interrupt Mask Register */
  30. #define AT91_UDP_ISR 0x1c /* Interrupt Status Register */
  31. #define AT91_UDP_EP(n) (1 << (n)) /* Endpoint Interrupt Status */
  32. #define AT91_UDP_RXSUSP (1 << 8) /* USB Suspend Interrupt Status */
  33. #define AT91_UDP_RXRSM (1 << 9) /* USB Resume Interrupt Status */
  34. #define AT91_UDP_EXTRSM (1 << 10) /* External Resume Interrupt Status [AT91RM9200 only] */
  35. #define AT91_UDP_SOFINT (1 << 11) /* Start of Frame Interrupt Status */
  36. #define AT91_UDP_ENDBUSRES (1 << 12) /* End of Bus Reset Interrupt Status */
  37. #define AT91_UDP_WAKEUP (1 << 13) /* USB Wakeup Interrupt Status [AT91RM9200 only] */
  38. #define AT91_UDP_ICR 0x20 /* Interrupt Clear Register */
  39. #define AT91_UDP_RST_EP 0x28 /* Reset Endpoint Register */
  40. #define AT91_UDP_CSR(n) (0x30+((n)*4)) /* Endpoint Control/Status Registers 0-7 */
  41. #define AT91_UDP_TXCOMP (1 << 0) /* Generates IN packet with data previously written in DPR */
  42. #define AT91_UDP_RX_DATA_BK0 (1 << 1) /* Receive Data Bank 0 */
  43. #define AT91_UDP_RXSETUP (1 << 2) /* Send STALL to the host */
  44. #define AT91_UDP_STALLSENT (1 << 3) /* Stall Sent / Isochronous error (Isochronous endpoints) */
  45. #define AT91_UDP_TXPKTRDY (1 << 4) /* Transmit Packet Ready */
  46. #define AT91_UDP_FORCESTALL (1 << 5) /* Force Stall */
  47. #define AT91_UDP_RX_DATA_BK1 (1 << 6) /* Receive Data Bank 1 */
  48. #define AT91_UDP_DIR (1 << 7) /* Transfer Direction */
  49. #define AT91_UDP_EPTYPE (7 << 8) /* Endpoint Type */
  50. #define AT91_UDP_EPTYPE_CTRL (0 << 8)
  51. #define AT91_UDP_EPTYPE_ISO_OUT (1 << 8)
  52. #define AT91_UDP_EPTYPE_BULK_OUT (2 << 8)
  53. #define AT91_UDP_EPTYPE_INT_OUT (3 << 8)
  54. #define AT91_UDP_EPTYPE_ISO_IN (5 << 8)
  55. #define AT91_UDP_EPTYPE_BULK_IN (6 << 8)
  56. #define AT91_UDP_EPTYPE_INT_IN (7 << 8)
  57. #define AT91_UDP_DTGLE (1 << 11) /* Data Toggle */
  58. #define AT91_UDP_EPEDS (1 << 15) /* Endpoint Enable/Disable */
  59. #define AT91_UDP_RXBYTECNT (0x7ff << 16) /* Number of bytes in FIFO */
  60. #define AT91_UDP_FDR(n) (0x50+((n)*4)) /* Endpoint FIFO Data Registers 0-7 */
  61. #define AT91_UDP_TXVC 0x74 /* Transceiver Control Register */
  62. #define AT91_UDP_TXVC_TXVDIS (1 << 8) /* Transceiver Disable */
  63. #define AT91_UDP_TXVC_PUON (1 << 9) /* PullUp On [AT91SAM9260 only] */
  64. /*-------------------------------------------------------------------------*/
  65. /*
  66. * controller driver data structures
  67. */
  68. #define NUM_ENDPOINTS 6
  69. /*
  70. * hardware won't disable bus reset, or resume while the controller
  71. * is suspended ... watching suspend helps keep the logic symmetric.
  72. */
  73. #define MINIMUS_INTERRUPTUS \
  74. (AT91_UDP_ENDBUSRES | AT91_UDP_RXRSM | AT91_UDP_RXSUSP)
  75. struct at91_ep {
  76. struct usb_ep ep;
  77. struct list_head queue;
  78. struct at91_udc *udc;
  79. void __iomem *creg;
  80. unsigned maxpacket:16;
  81. u8 int_mask;
  82. unsigned is_pingpong:1;
  83. unsigned stopped:1;
  84. unsigned is_in:1;
  85. unsigned is_iso:1;
  86. unsigned fifo_bank:1;
  87. };
  88. struct at91_udc_caps {
  89. int (*init)(struct at91_udc *udc);
  90. void (*pullup)(struct at91_udc *udc, int is_on);
  91. };
  92. /*
  93. * driver is non-SMP, and just blocks IRQs whenever it needs
  94. * access protection for chip registers or driver state
  95. */
  96. struct at91_udc {
  97. struct usb_gadget gadget;
  98. struct at91_ep ep[NUM_ENDPOINTS];
  99. struct usb_gadget_driver *driver;
  100. const struct at91_udc_caps *caps;
  101. unsigned vbus:1;
  102. unsigned enabled:1;
  103. unsigned clocked:1;
  104. unsigned suspended:1;
  105. unsigned req_pending:1;
  106. unsigned wait_for_addr_ack:1;
  107. unsigned wait_for_config_ack:1;
  108. unsigned selfpowered:1;
  109. unsigned active_suspend:1;
  110. u8 addr;
  111. struct at91_udc_data board;
  112. void __iomem *udp_baseaddr;
  113. int udp_irq;
  114. spinlock_t lock;
  115. struct at91_matrix *matrix;
  116. };
  117. static inline struct at91_udc *to_udc(struct usb_gadget *g)
  118. {
  119. return container_of(g, struct at91_udc, gadget);
  120. }
  121. struct at91_request {
  122. struct usb_request req;
  123. struct list_head queue;
  124. };
  125. /*-------------------------------------------------------------------------*/
  126. #ifdef VERBOSE_DEBUG
  127. # define VDBG DBG
  128. #else
  129. # define VDBG(stuff...) do{}while(0)
  130. #endif
  131. #ifdef PACKET_TRACE
  132. # define PACKET VDBG
  133. #else
  134. # define PACKET(stuff...) do{}while(0)
  135. #endif
  136. #define ERR(stuff...) debug("udc: " stuff)
  137. #define WARNING(stuff...) debug("udc: " stuff)
  138. #define INFO(stuff...) debug("udc: " stuff)
  139. #define DBG(stuff...) debug("udc: " stuff)
  140. #endif