gadget.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/gadget.c) and ported
  10. * to uboot.
  11. *
  12. * commit 8e74475b0e : usb: dwc3: gadget: use udc-core's reset notifier
  13. *
  14. * SPDX-License-Identifier: GPL-2.0
  15. */
  16. #include <common.h>
  17. #include <malloc.h>
  18. #include <asm/dma-mapping.h>
  19. #include <usb/lin_gadget_compat.h>
  20. #include <linux/bug.h>
  21. #include <linux/list.h>
  22. #include <linux/usb/ch9.h>
  23. #include <linux/usb/gadget.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include "core.h"
  26. #include "gadget.h"
  27. #include "io.h"
  28. #include "linux-compat.h"
  29. /**
  30. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  31. * @dwc: pointer to our context structure
  32. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  33. *
  34. * Caller should take care of locking. This function will
  35. * return 0 on success or -EINVAL if wrong Test Selector
  36. * is passed
  37. */
  38. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  39. {
  40. u32 reg;
  41. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  42. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  43. switch (mode) {
  44. case TEST_J:
  45. case TEST_K:
  46. case TEST_SE0_NAK:
  47. case TEST_PACKET:
  48. case TEST_FORCE_EN:
  49. reg |= mode << 1;
  50. break;
  51. default:
  52. return -EINVAL;
  53. }
  54. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  55. return 0;
  56. }
  57. /**
  58. * dwc3_gadget_get_link_state - Gets current state of USB Link
  59. * @dwc: pointer to our context structure
  60. *
  61. * Caller should take care of locking. This function will
  62. * return the link state on success (>= 0) or -ETIMEDOUT.
  63. */
  64. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  65. {
  66. u32 reg;
  67. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  68. return DWC3_DSTS_USBLNKST(reg);
  69. }
  70. /**
  71. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  72. * @dwc: pointer to our context structure
  73. * @state: the state to put link into
  74. *
  75. * Caller should take care of locking. This function will
  76. * return 0 on success or -ETIMEDOUT.
  77. */
  78. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  79. {
  80. int retries = 10000;
  81. u32 reg;
  82. /*
  83. * Wait until device controller is ready. Only applies to 1.94a and
  84. * later RTL.
  85. */
  86. if (dwc->revision >= DWC3_REVISION_194A) {
  87. while (--retries) {
  88. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  89. if (reg & DWC3_DSTS_DCNRD)
  90. udelay(5);
  91. else
  92. break;
  93. }
  94. if (retries <= 0)
  95. return -ETIMEDOUT;
  96. }
  97. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  98. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  99. /* set requested state */
  100. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  101. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  102. /*
  103. * The following code is racy when called from dwc3_gadget_wakeup,
  104. * and is not needed, at least on newer versions
  105. */
  106. if (dwc->revision >= DWC3_REVISION_194A)
  107. return 0;
  108. /* wait for a change in DSTS */
  109. retries = 10000;
  110. while (--retries) {
  111. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  112. if (DWC3_DSTS_USBLNKST(reg) == state)
  113. return 0;
  114. udelay(5);
  115. }
  116. dev_vdbg(dwc->dev, "link state change request timed out\n");
  117. return -ETIMEDOUT;
  118. }
  119. /**
  120. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  121. * @dwc: pointer to our context structure
  122. *
  123. * This function will a best effort FIFO allocation in order
  124. * to improve FIFO usage and throughput, while still allowing
  125. * us to enable as many endpoints as possible.
  126. *
  127. * Keep in mind that this operation will be highly dependent
  128. * on the configured size for RAM1 - which contains TxFifo -,
  129. * the amount of endpoints enabled on coreConsultant tool, and
  130. * the width of the Master Bus.
  131. *
  132. * In the ideal world, we would always be able to satisfy the
  133. * following equation:
  134. *
  135. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  136. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  137. *
  138. * Unfortunately, due to many variables that's not always the case.
  139. */
  140. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  141. {
  142. int last_fifo_depth = 0;
  143. int fifo_size;
  144. int mdwidth;
  145. int num;
  146. if (!dwc->needs_fifo_resize)
  147. return 0;
  148. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  149. /* MDWIDTH is represented in bits, we need it in bytes */
  150. mdwidth >>= 3;
  151. /*
  152. * FIXME For now we will only allocate 1 wMaxPacketSize space
  153. * for each enabled endpoint, later patches will come to
  154. * improve this algorithm so that we better use the internal
  155. * FIFO space
  156. */
  157. for (num = 0; num < dwc->num_in_eps; num++) {
  158. /* bit0 indicates direction; 1 means IN ep */
  159. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  160. int mult = 1;
  161. int tmp;
  162. if (!(dep->flags & DWC3_EP_ENABLED))
  163. continue;
  164. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  165. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  166. mult = 3;
  167. /*
  168. * REVISIT: the following assumes we will always have enough
  169. * space available on the FIFO RAM for all possible use cases.
  170. * Make sure that's true somehow and change FIFO allocation
  171. * accordingly.
  172. *
  173. * If we have Bulk or Isochronous endpoints, we want
  174. * them to be able to be very, very fast. So we're giving
  175. * those endpoints a fifo_size which is enough for 3 full
  176. * packets
  177. */
  178. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  179. tmp += mdwidth;
  180. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  181. fifo_size |= (last_fifo_depth << 16);
  182. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  183. dep->name, last_fifo_depth, fifo_size & 0xffff);
  184. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  185. last_fifo_depth += (fifo_size & 0xffff);
  186. }
  187. return 0;
  188. }
  189. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  190. int status)
  191. {
  192. struct dwc3 *dwc = dep->dwc;
  193. if (req->queued) {
  194. dep->busy_slot++;
  195. /*
  196. * Skip LINK TRB. We can't use req->trb and check for
  197. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  198. * just completed (not the LINK TRB).
  199. */
  200. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  201. DWC3_TRB_NUM- 1) &&
  202. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  203. dep->busy_slot++;
  204. req->queued = false;
  205. }
  206. list_del(&req->list);
  207. req->trb = NULL;
  208. dwc3_flush_cache((long)req->request.dma, req->request.length);
  209. if (req->request.status == -EINPROGRESS)
  210. req->request.status = status;
  211. if (dwc->ep0_bounced && dep->number == 0)
  212. dwc->ep0_bounced = false;
  213. else
  214. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  215. req->direction);
  216. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  217. req, dep->name, req->request.actual,
  218. req->request.length, status);
  219. spin_unlock(&dwc->lock);
  220. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  221. spin_lock(&dwc->lock);
  222. }
  223. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  224. {
  225. u32 timeout = 500;
  226. u32 reg;
  227. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  228. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  229. do {
  230. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  231. if (!(reg & DWC3_DGCMD_CMDACT)) {
  232. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  233. DWC3_DGCMD_STATUS(reg));
  234. return 0;
  235. }
  236. /*
  237. * We can't sleep here, because it's also called from
  238. * interrupt context.
  239. */
  240. timeout--;
  241. if (!timeout)
  242. return -ETIMEDOUT;
  243. udelay(1);
  244. } while (1);
  245. }
  246. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  247. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  248. {
  249. u32 timeout = 500;
  250. u32 reg;
  251. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  252. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  253. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  254. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  255. do {
  256. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  257. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  258. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  259. DWC3_DEPCMD_STATUS(reg));
  260. return 0;
  261. }
  262. /*
  263. * We can't sleep here, because it is also called from
  264. * interrupt context.
  265. */
  266. timeout--;
  267. if (!timeout)
  268. return -ETIMEDOUT;
  269. udelay(1);
  270. } while (1);
  271. }
  272. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  273. struct dwc3_trb *trb)
  274. {
  275. u32 offset = (char *) trb - (char *) dep->trb_pool;
  276. return dep->trb_pool_dma + offset;
  277. }
  278. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  279. {
  280. if (dep->trb_pool)
  281. return 0;
  282. if (dep->number == 0 || dep->number == 1)
  283. return 0;
  284. dep->trb_pool = dma_alloc_coherent(sizeof(struct dwc3_trb) *
  285. DWC3_TRB_NUM,
  286. (unsigned long *)&dep->trb_pool_dma);
  287. if (!dep->trb_pool) {
  288. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  289. dep->name);
  290. return -ENOMEM;
  291. }
  292. return 0;
  293. }
  294. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  295. {
  296. dma_free_coherent(dep->trb_pool);
  297. dep->trb_pool = NULL;
  298. dep->trb_pool_dma = 0;
  299. }
  300. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  301. {
  302. struct dwc3_gadget_ep_cmd_params params;
  303. u32 cmd;
  304. memset(&params, 0x00, sizeof(params));
  305. if (dep->number != 1) {
  306. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  307. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  308. if (dep->number > 1) {
  309. if (dwc->start_config_issued)
  310. return 0;
  311. dwc->start_config_issued = true;
  312. cmd |= DWC3_DEPCMD_PARAM(2);
  313. }
  314. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  315. }
  316. return 0;
  317. }
  318. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  319. const struct usb_endpoint_descriptor *desc,
  320. const struct usb_ss_ep_comp_descriptor *comp_desc,
  321. bool ignore, bool restore)
  322. {
  323. struct dwc3_gadget_ep_cmd_params params;
  324. memset(&params, 0x00, sizeof(params));
  325. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  326. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  327. /* Burst size is only needed in SuperSpeed mode */
  328. if (dwc->gadget.speed == USB_SPEED_SUPER) {
  329. u32 burst = dep->endpoint.maxburst - 1;
  330. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  331. }
  332. if (ignore)
  333. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  334. if (restore) {
  335. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  336. params.param2 |= dep->saved_state;
  337. }
  338. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  339. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  340. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  341. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  342. | DWC3_DEPCFG_STREAM_EVENT_EN;
  343. dep->stream_capable = true;
  344. }
  345. if (!usb_endpoint_xfer_control(desc))
  346. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  347. /*
  348. * We are doing 1:1 mapping for endpoints, meaning
  349. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  350. * so on. We consider the direction bit as part of the physical
  351. * endpoint number. So USB endpoint 0x81 is 0x03.
  352. */
  353. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  354. /*
  355. * We must use the lower 16 TX FIFOs even though
  356. * HW might have more
  357. */
  358. if (dep->direction)
  359. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  360. if (desc->bInterval) {
  361. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  362. dep->interval = 1 << (desc->bInterval - 1);
  363. }
  364. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  365. DWC3_DEPCMD_SETEPCONFIG, &params);
  366. }
  367. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  368. {
  369. struct dwc3_gadget_ep_cmd_params params;
  370. memset(&params, 0x00, sizeof(params));
  371. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  372. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  373. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  374. }
  375. /**
  376. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  377. * @dep: endpoint to be initialized
  378. * @desc: USB Endpoint Descriptor
  379. *
  380. * Caller should take care of locking
  381. */
  382. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  383. const struct usb_endpoint_descriptor *desc,
  384. const struct usb_ss_ep_comp_descriptor *comp_desc,
  385. bool ignore, bool restore)
  386. {
  387. struct dwc3 *dwc = dep->dwc;
  388. u32 reg;
  389. int ret;
  390. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  391. if (!(dep->flags & DWC3_EP_ENABLED)) {
  392. ret = dwc3_gadget_start_config(dwc, dep);
  393. if (ret)
  394. return ret;
  395. }
  396. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  397. restore);
  398. if (ret)
  399. return ret;
  400. if (!(dep->flags & DWC3_EP_ENABLED)) {
  401. struct dwc3_trb *trb_st_hw;
  402. struct dwc3_trb *trb_link;
  403. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  404. if (ret)
  405. return ret;
  406. dep->endpoint.desc = desc;
  407. dep->comp_desc = comp_desc;
  408. dep->type = usb_endpoint_type(desc);
  409. dep->flags |= DWC3_EP_ENABLED;
  410. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  411. reg |= DWC3_DALEPENA_EP(dep->number);
  412. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  413. if (!usb_endpoint_xfer_isoc(desc))
  414. return 0;
  415. /* Link TRB for ISOC. The HWO bit is never reset */
  416. trb_st_hw = &dep->trb_pool[0];
  417. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  418. memset(trb_link, 0, sizeof(*trb_link));
  419. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  420. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  421. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  422. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  423. }
  424. return 0;
  425. }
  426. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  427. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  428. {
  429. struct dwc3_request *req;
  430. if (!list_empty(&dep->req_queued)) {
  431. dwc3_stop_active_transfer(dwc, dep->number, true);
  432. /* - giveback all requests to gadget driver */
  433. while (!list_empty(&dep->req_queued)) {
  434. req = next_request(&dep->req_queued);
  435. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  436. }
  437. }
  438. while (!list_empty(&dep->request_list)) {
  439. req = next_request(&dep->request_list);
  440. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  441. }
  442. }
  443. /**
  444. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  445. * @dep: the endpoint to disable
  446. *
  447. * This function also removes requests which are currently processed ny the
  448. * hardware and those which are not yet scheduled.
  449. * Caller should take care of locking.
  450. */
  451. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  452. {
  453. struct dwc3 *dwc = dep->dwc;
  454. u32 reg;
  455. dwc3_remove_requests(dwc, dep);
  456. /* make sure HW endpoint isn't stalled */
  457. if (dep->flags & DWC3_EP_STALL)
  458. __dwc3_gadget_ep_set_halt(dep, 0, false);
  459. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  460. reg &= ~DWC3_DALEPENA_EP(dep->number);
  461. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  462. dep->stream_capable = false;
  463. dep->endpoint.desc = NULL;
  464. dep->comp_desc = NULL;
  465. dep->type = 0;
  466. dep->flags = 0;
  467. return 0;
  468. }
  469. /* -------------------------------------------------------------------------- */
  470. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  471. const struct usb_endpoint_descriptor *desc)
  472. {
  473. return -EINVAL;
  474. }
  475. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  476. {
  477. return -EINVAL;
  478. }
  479. /* -------------------------------------------------------------------------- */
  480. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  481. const struct usb_endpoint_descriptor *desc)
  482. {
  483. struct dwc3_ep *dep;
  484. unsigned long flags;
  485. int ret;
  486. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  487. pr_debug("dwc3: invalid parameters\n");
  488. return -EINVAL;
  489. }
  490. if (!desc->wMaxPacketSize) {
  491. pr_debug("dwc3: missing wMaxPacketSize\n");
  492. return -EINVAL;
  493. }
  494. dep = to_dwc3_ep(ep);
  495. if (dep->flags & DWC3_EP_ENABLED) {
  496. WARN(true, "%s is already enabled\n",
  497. dep->name);
  498. return 0;
  499. }
  500. switch (usb_endpoint_type(desc)) {
  501. case USB_ENDPOINT_XFER_CONTROL:
  502. strlcat(dep->name, "-control", sizeof(dep->name));
  503. break;
  504. case USB_ENDPOINT_XFER_ISOC:
  505. strlcat(dep->name, "-isoc", sizeof(dep->name));
  506. break;
  507. case USB_ENDPOINT_XFER_BULK:
  508. strlcat(dep->name, "-bulk", sizeof(dep->name));
  509. break;
  510. case USB_ENDPOINT_XFER_INT:
  511. strlcat(dep->name, "-int", sizeof(dep->name));
  512. break;
  513. default:
  514. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  515. }
  516. spin_lock_irqsave(&dwc->lock, flags);
  517. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  518. spin_unlock_irqrestore(&dwc->lock, flags);
  519. return ret;
  520. }
  521. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  522. {
  523. struct dwc3_ep *dep;
  524. unsigned long flags;
  525. int ret;
  526. if (!ep) {
  527. pr_debug("dwc3: invalid parameters\n");
  528. return -EINVAL;
  529. }
  530. dep = to_dwc3_ep(ep);
  531. if (!(dep->flags & DWC3_EP_ENABLED)) {
  532. WARN(true, "%s is already disabled\n",
  533. dep->name);
  534. return 0;
  535. }
  536. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  537. dep->number >> 1,
  538. (dep->number & 1) ? "in" : "out");
  539. spin_lock_irqsave(&dwc->lock, flags);
  540. ret = __dwc3_gadget_ep_disable(dep);
  541. spin_unlock_irqrestore(&dwc->lock, flags);
  542. return ret;
  543. }
  544. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  545. gfp_t gfp_flags)
  546. {
  547. struct dwc3_request *req;
  548. struct dwc3_ep *dep = to_dwc3_ep(ep);
  549. req = kzalloc(sizeof(*req), gfp_flags);
  550. if (!req)
  551. return NULL;
  552. req->epnum = dep->number;
  553. req->dep = dep;
  554. return &req->request;
  555. }
  556. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  557. struct usb_request *request)
  558. {
  559. struct dwc3_request *req = to_dwc3_request(request);
  560. kfree(req);
  561. }
  562. /**
  563. * dwc3_prepare_one_trb - setup one TRB from one request
  564. * @dep: endpoint for which this request is prepared
  565. * @req: dwc3_request pointer
  566. */
  567. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  568. struct dwc3_request *req, dma_addr_t dma,
  569. unsigned length, unsigned last, unsigned chain, unsigned node)
  570. {
  571. struct dwc3_trb *trb;
  572. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  573. dep->name, req, (unsigned long long) dma,
  574. length, last ? " last" : "",
  575. chain ? " chain" : "");
  576. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  577. if (!req->trb) {
  578. dwc3_gadget_move_request_queued(req);
  579. req->trb = trb;
  580. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  581. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  582. }
  583. dep->free_slot++;
  584. /* Skip the LINK-TRB on ISOC */
  585. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  586. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  587. dep->free_slot++;
  588. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  589. trb->bpl = lower_32_bits(dma);
  590. trb->bph = upper_32_bits(dma);
  591. switch (usb_endpoint_type(dep->endpoint.desc)) {
  592. case USB_ENDPOINT_XFER_CONTROL:
  593. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  594. break;
  595. case USB_ENDPOINT_XFER_ISOC:
  596. if (!node)
  597. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  598. else
  599. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  600. break;
  601. case USB_ENDPOINT_XFER_BULK:
  602. case USB_ENDPOINT_XFER_INT:
  603. trb->ctrl = DWC3_TRBCTL_NORMAL;
  604. break;
  605. default:
  606. /*
  607. * This is only possible with faulty memory because we
  608. * checked it already :)
  609. */
  610. BUG();
  611. }
  612. if (!req->request.no_interrupt && !chain)
  613. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  614. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  615. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  616. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  617. } else if (last) {
  618. trb->ctrl |= DWC3_TRB_CTRL_LST;
  619. }
  620. if (chain)
  621. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  622. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  623. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  624. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  625. dwc3_flush_cache((long)dma, length);
  626. dwc3_flush_cache((long)trb, sizeof(*trb));
  627. }
  628. /*
  629. * dwc3_prepare_trbs - setup TRBs from requests
  630. * @dep: endpoint for which requests are being prepared
  631. * @starting: true if the endpoint is idle and no requests are queued.
  632. *
  633. * The function goes through the requests list and sets up TRBs for the
  634. * transfers. The function returns once there are no more TRBs available or
  635. * it runs out of requests.
  636. */
  637. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  638. {
  639. struct dwc3_request *req, *n;
  640. u32 trbs_left;
  641. u32 max;
  642. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  643. /* the first request must not be queued */
  644. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  645. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  646. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  647. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  648. if (trbs_left > max)
  649. trbs_left = max;
  650. }
  651. /*
  652. * If busy & slot are equal than it is either full or empty. If we are
  653. * starting to process requests then we are empty. Otherwise we are
  654. * full and don't do anything
  655. */
  656. if (!trbs_left) {
  657. if (!starting)
  658. return;
  659. trbs_left = DWC3_TRB_NUM;
  660. /*
  661. * In case we start from scratch, we queue the ISOC requests
  662. * starting from slot 1. This is done because we use ring
  663. * buffer and have no LST bit to stop us. Instead, we place
  664. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  665. * after the first request so we start at slot 1 and have
  666. * 7 requests proceed before we hit the first IOC.
  667. * Other transfer types don't use the ring buffer and are
  668. * processed from the first TRB until the last one. Since we
  669. * don't wrap around we have to start at the beginning.
  670. */
  671. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  672. dep->busy_slot = 1;
  673. dep->free_slot = 1;
  674. } else {
  675. dep->busy_slot = 0;
  676. dep->free_slot = 0;
  677. }
  678. }
  679. /* The last TRB is a link TRB, not used for xfer */
  680. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  681. return;
  682. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  683. unsigned length;
  684. dma_addr_t dma;
  685. dma = req->request.dma;
  686. length = req->request.length;
  687. dwc3_prepare_one_trb(dep, req, dma, length,
  688. true, false, 0);
  689. break;
  690. }
  691. }
  692. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  693. int start_new)
  694. {
  695. struct dwc3_gadget_ep_cmd_params params;
  696. struct dwc3_request *req;
  697. struct dwc3 *dwc = dep->dwc;
  698. int ret;
  699. u32 cmd;
  700. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  701. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  702. return -EBUSY;
  703. }
  704. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  705. /*
  706. * If we are getting here after a short-out-packet we don't enqueue any
  707. * new requests as we try to set the IOC bit only on the last request.
  708. */
  709. if (start_new) {
  710. if (list_empty(&dep->req_queued))
  711. dwc3_prepare_trbs(dep, start_new);
  712. /* req points to the first request which will be sent */
  713. req = next_request(&dep->req_queued);
  714. } else {
  715. dwc3_prepare_trbs(dep, start_new);
  716. /*
  717. * req points to the first request where HWO changed from 0 to 1
  718. */
  719. req = next_request(&dep->req_queued);
  720. }
  721. if (!req) {
  722. dep->flags |= DWC3_EP_PENDING_REQUEST;
  723. return 0;
  724. }
  725. memset(&params, 0, sizeof(params));
  726. if (start_new) {
  727. params.param0 = upper_32_bits(req->trb_dma);
  728. params.param1 = lower_32_bits(req->trb_dma);
  729. cmd = DWC3_DEPCMD_STARTTRANSFER;
  730. } else {
  731. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  732. }
  733. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  734. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  735. if (ret < 0) {
  736. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  737. /*
  738. * FIXME we need to iterate over the list of requests
  739. * here and stop, unmap, free and del each of the linked
  740. * requests instead of what we do now.
  741. */
  742. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  743. req->direction);
  744. list_del(&req->list);
  745. return ret;
  746. }
  747. dep->flags |= DWC3_EP_BUSY;
  748. if (start_new) {
  749. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  750. dep->number);
  751. WARN_ON_ONCE(!dep->resource_index);
  752. }
  753. return 0;
  754. }
  755. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  756. struct dwc3_ep *dep, u32 cur_uf)
  757. {
  758. u32 uf;
  759. if (list_empty(&dep->request_list)) {
  760. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  761. dep->name);
  762. dep->flags |= DWC3_EP_PENDING_REQUEST;
  763. return;
  764. }
  765. /* 4 micro frames in the future */
  766. uf = cur_uf + dep->interval * 4;
  767. __dwc3_gadget_kick_transfer(dep, uf, 1);
  768. }
  769. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  770. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  771. {
  772. u32 cur_uf, mask;
  773. mask = ~(dep->interval - 1);
  774. cur_uf = event->parameters & mask;
  775. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  776. }
  777. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  778. {
  779. struct dwc3 *dwc = dep->dwc;
  780. int ret;
  781. req->request.actual = 0;
  782. req->request.status = -EINPROGRESS;
  783. req->direction = dep->direction;
  784. req->epnum = dep->number;
  785. /*
  786. * DWC3 hangs on OUT requests smaller than maxpacket size,
  787. * so HACK the request length
  788. */
  789. if (dep->direction == 0 &&
  790. req->request.length < dep->endpoint.maxpacket)
  791. req->request.length = dep->endpoint.maxpacket;
  792. /*
  793. * We only add to our list of requests now and
  794. * start consuming the list once we get XferNotReady
  795. * IRQ.
  796. *
  797. * That way, we avoid doing anything that we don't need
  798. * to do now and defer it until the point we receive a
  799. * particular token from the Host side.
  800. *
  801. * This will also avoid Host cancelling URBs due to too
  802. * many NAKs.
  803. */
  804. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  805. dep->direction);
  806. if (ret)
  807. return ret;
  808. list_add_tail(&req->list, &dep->request_list);
  809. /*
  810. * There are a few special cases:
  811. *
  812. * 1. XferNotReady with empty list of requests. We need to kick the
  813. * transfer here in that situation, otherwise we will be NAKing
  814. * forever. If we get XferNotReady before gadget driver has a
  815. * chance to queue a request, we will ACK the IRQ but won't be
  816. * able to receive the data until the next request is queued.
  817. * The following code is handling exactly that.
  818. *
  819. */
  820. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  821. /*
  822. * If xfernotready is already elapsed and it is a case
  823. * of isoc transfer, then issue END TRANSFER, so that
  824. * you can receive xfernotready again and can have
  825. * notion of current microframe.
  826. */
  827. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  828. if (list_empty(&dep->req_queued)) {
  829. dwc3_stop_active_transfer(dwc, dep->number, true);
  830. dep->flags = DWC3_EP_ENABLED;
  831. }
  832. return 0;
  833. }
  834. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  835. if (ret && ret != -EBUSY)
  836. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  837. dep->name);
  838. return ret;
  839. }
  840. /*
  841. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  842. * kick the transfer here after queuing a request, otherwise the
  843. * core may not see the modified TRB(s).
  844. */
  845. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  846. (dep->flags & DWC3_EP_BUSY) &&
  847. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  848. WARN_ON_ONCE(!dep->resource_index);
  849. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  850. false);
  851. if (ret && ret != -EBUSY)
  852. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  853. dep->name);
  854. return ret;
  855. }
  856. /*
  857. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  858. * right away, otherwise host will not know we have streams to be
  859. * handled.
  860. */
  861. if (dep->stream_capable) {
  862. int ret;
  863. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  864. if (ret && ret != -EBUSY) {
  865. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  866. dep->name);
  867. }
  868. }
  869. return 0;
  870. }
  871. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  872. gfp_t gfp_flags)
  873. {
  874. struct dwc3_request *req = to_dwc3_request(request);
  875. struct dwc3_ep *dep = to_dwc3_ep(ep);
  876. unsigned long flags;
  877. int ret;
  878. spin_lock_irqsave(&dwc->lock, flags);
  879. if (!dep->endpoint.desc) {
  880. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  881. request, ep->name);
  882. ret = -ESHUTDOWN;
  883. goto out;
  884. }
  885. if (req->dep != dep) {
  886. WARN(true, "request %p belongs to '%s'\n",
  887. request, req->dep->name);
  888. ret = -EINVAL;
  889. goto out;
  890. }
  891. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  892. request, ep->name, request->length);
  893. ret = __dwc3_gadget_ep_queue(dep, req);
  894. out:
  895. spin_unlock_irqrestore(&dwc->lock, flags);
  896. return ret;
  897. }
  898. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  899. struct usb_request *request)
  900. {
  901. struct dwc3_request *req = to_dwc3_request(request);
  902. struct dwc3_request *r = NULL;
  903. struct dwc3_ep *dep = to_dwc3_ep(ep);
  904. struct dwc3 *dwc = dep->dwc;
  905. unsigned long flags;
  906. int ret = 0;
  907. spin_lock_irqsave(&dwc->lock, flags);
  908. list_for_each_entry(r, &dep->request_list, list) {
  909. if (r == req)
  910. break;
  911. }
  912. if (r != req) {
  913. list_for_each_entry(r, &dep->req_queued, list) {
  914. if (r == req)
  915. break;
  916. }
  917. if (r == req) {
  918. /* wait until it is processed */
  919. dwc3_stop_active_transfer(dwc, dep->number, true);
  920. goto out1;
  921. }
  922. dev_err(dwc->dev, "request %p was not queued to %s\n",
  923. request, ep->name);
  924. ret = -EINVAL;
  925. goto out0;
  926. }
  927. out1:
  928. /* giveback the request */
  929. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  930. out0:
  931. spin_unlock_irqrestore(&dwc->lock, flags);
  932. return ret;
  933. }
  934. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  935. {
  936. struct dwc3_gadget_ep_cmd_params params;
  937. struct dwc3 *dwc = dep->dwc;
  938. int ret;
  939. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  940. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  941. return -EINVAL;
  942. }
  943. memset(&params, 0x00, sizeof(params));
  944. if (value) {
  945. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  946. (!list_empty(&dep->req_queued) ||
  947. !list_empty(&dep->request_list)))) {
  948. dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
  949. dep->name);
  950. return -EAGAIN;
  951. }
  952. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  953. DWC3_DEPCMD_SETSTALL, &params);
  954. if (ret)
  955. dev_err(dwc->dev, "failed to set STALL on %s\n",
  956. dep->name);
  957. else
  958. dep->flags |= DWC3_EP_STALL;
  959. } else {
  960. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  961. DWC3_DEPCMD_CLEARSTALL, &params);
  962. if (ret)
  963. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  964. dep->name);
  965. else
  966. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  967. }
  968. return ret;
  969. }
  970. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  971. {
  972. struct dwc3_ep *dep = to_dwc3_ep(ep);
  973. unsigned long flags;
  974. int ret;
  975. spin_lock_irqsave(&dwc->lock, flags);
  976. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  977. spin_unlock_irqrestore(&dwc->lock, flags);
  978. return ret;
  979. }
  980. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  981. {
  982. struct dwc3_ep *dep = to_dwc3_ep(ep);
  983. unsigned long flags;
  984. int ret;
  985. spin_lock_irqsave(&dwc->lock, flags);
  986. dep->flags |= DWC3_EP_WEDGE;
  987. if (dep->number == 0 || dep->number == 1)
  988. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  989. else
  990. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  991. spin_unlock_irqrestore(&dwc->lock, flags);
  992. return ret;
  993. }
  994. /* -------------------------------------------------------------------------- */
  995. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  996. .bLength = USB_DT_ENDPOINT_SIZE,
  997. .bDescriptorType = USB_DT_ENDPOINT,
  998. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  999. };
  1000. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1001. .enable = dwc3_gadget_ep0_enable,
  1002. .disable = dwc3_gadget_ep0_disable,
  1003. .alloc_request = dwc3_gadget_ep_alloc_request,
  1004. .free_request = dwc3_gadget_ep_free_request,
  1005. .queue = dwc3_gadget_ep0_queue,
  1006. .dequeue = dwc3_gadget_ep_dequeue,
  1007. .set_halt = dwc3_gadget_ep0_set_halt,
  1008. .set_wedge = dwc3_gadget_ep_set_wedge,
  1009. };
  1010. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1011. .enable = dwc3_gadget_ep_enable,
  1012. .disable = dwc3_gadget_ep_disable,
  1013. .alloc_request = dwc3_gadget_ep_alloc_request,
  1014. .free_request = dwc3_gadget_ep_free_request,
  1015. .queue = dwc3_gadget_ep_queue,
  1016. .dequeue = dwc3_gadget_ep_dequeue,
  1017. .set_halt = dwc3_gadget_ep_set_halt,
  1018. .set_wedge = dwc3_gadget_ep_set_wedge,
  1019. };
  1020. /* -------------------------------------------------------------------------- */
  1021. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1022. {
  1023. struct dwc3 *dwc = gadget_to_dwc(g);
  1024. u32 reg;
  1025. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1026. return DWC3_DSTS_SOFFN(reg);
  1027. }
  1028. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1029. {
  1030. struct dwc3 *dwc = gadget_to_dwc(g);
  1031. unsigned long timeout;
  1032. unsigned long flags;
  1033. u32 reg;
  1034. int ret = 0;
  1035. u8 link_state;
  1036. u8 speed;
  1037. spin_lock_irqsave(&dwc->lock, flags);
  1038. /*
  1039. * According to the Databook Remote wakeup request should
  1040. * be issued only when the device is in early suspend state.
  1041. *
  1042. * We can check that via USB Link State bits in DSTS register.
  1043. */
  1044. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1045. speed = reg & DWC3_DSTS_CONNECTSPD;
  1046. if (speed == DWC3_DSTS_SUPERSPEED) {
  1047. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1048. ret = -EINVAL;
  1049. goto out;
  1050. }
  1051. link_state = DWC3_DSTS_USBLNKST(reg);
  1052. switch (link_state) {
  1053. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1054. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1055. break;
  1056. default:
  1057. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1058. link_state);
  1059. ret = -EINVAL;
  1060. goto out;
  1061. }
  1062. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1063. if (ret < 0) {
  1064. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1065. goto out;
  1066. }
  1067. /* Recent versions do this automatically */
  1068. if (dwc->revision < DWC3_REVISION_194A) {
  1069. /* write zeroes to Link Change Request */
  1070. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1071. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1072. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1073. }
  1074. /* poll until Link State changes to ON */
  1075. timeout = 1000;
  1076. while (timeout--) {
  1077. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1078. /* in HS, means ON */
  1079. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1080. break;
  1081. }
  1082. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1083. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1084. ret = -EINVAL;
  1085. }
  1086. out:
  1087. spin_unlock_irqrestore(&dwc->lock, flags);
  1088. return ret;
  1089. }
  1090. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1091. int is_selfpowered)
  1092. {
  1093. struct dwc3 *dwc = gadget_to_dwc(g);
  1094. unsigned long flags;
  1095. spin_lock_irqsave(&dwc->lock, flags);
  1096. dwc->is_selfpowered = !!is_selfpowered;
  1097. spin_unlock_irqrestore(&dwc->lock, flags);
  1098. return 0;
  1099. }
  1100. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1101. {
  1102. u32 reg;
  1103. u32 timeout = 500;
  1104. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1105. if (is_on) {
  1106. if (dwc->revision <= DWC3_REVISION_187A) {
  1107. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1108. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1109. }
  1110. if (dwc->revision >= DWC3_REVISION_194A)
  1111. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1112. reg |= DWC3_DCTL_RUN_STOP;
  1113. if (dwc->has_hibernation)
  1114. reg |= DWC3_DCTL_KEEP_CONNECT;
  1115. dwc->pullups_connected = true;
  1116. } else {
  1117. reg &= ~DWC3_DCTL_RUN_STOP;
  1118. if (dwc->has_hibernation && !suspend)
  1119. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1120. dwc->pullups_connected = false;
  1121. }
  1122. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1123. do {
  1124. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1125. if (is_on) {
  1126. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1127. break;
  1128. } else {
  1129. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1130. break;
  1131. }
  1132. timeout--;
  1133. if (!timeout)
  1134. return -ETIMEDOUT;
  1135. udelay(1);
  1136. } while (1);
  1137. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1138. dwc->gadget_driver
  1139. ? dwc->gadget_driver->function : "no-function",
  1140. is_on ? "connect" : "disconnect");
  1141. return 0;
  1142. }
  1143. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1144. {
  1145. struct dwc3 *dwc = gadget_to_dwc(g);
  1146. unsigned long flags;
  1147. int ret;
  1148. is_on = !!is_on;
  1149. spin_lock_irqsave(&dwc->lock, flags);
  1150. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1151. spin_unlock_irqrestore(&dwc->lock, flags);
  1152. return ret;
  1153. }
  1154. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1155. {
  1156. u32 reg;
  1157. /* Enable all but Start and End of Frame IRQs */
  1158. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1159. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1160. DWC3_DEVTEN_CMDCMPLTEN |
  1161. DWC3_DEVTEN_ERRTICERREN |
  1162. DWC3_DEVTEN_WKUPEVTEN |
  1163. DWC3_DEVTEN_ULSTCNGEN |
  1164. DWC3_DEVTEN_CONNECTDONEEN |
  1165. DWC3_DEVTEN_USBRSTEN |
  1166. DWC3_DEVTEN_DISCONNEVTEN);
  1167. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1168. }
  1169. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1170. {
  1171. /* mask all interrupts */
  1172. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1173. }
  1174. static int dwc3_gadget_start(struct usb_gadget *g,
  1175. struct usb_gadget_driver *driver)
  1176. {
  1177. struct dwc3 *dwc = gadget_to_dwc(g);
  1178. struct dwc3_ep *dep;
  1179. unsigned long flags;
  1180. int ret = 0;
  1181. u32 reg;
  1182. spin_lock_irqsave(&dwc->lock, flags);
  1183. if (dwc->gadget_driver) {
  1184. dev_err(dwc->dev, "%s is already bound to %s\n",
  1185. dwc->gadget.name,
  1186. dwc->gadget_driver->function);
  1187. ret = -EBUSY;
  1188. goto err1;
  1189. }
  1190. dwc->gadget_driver = driver;
  1191. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1192. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1193. /**
  1194. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1195. * which would cause metastability state on Run/Stop
  1196. * bit if we try to force the IP to USB2-only mode.
  1197. *
  1198. * Because of that, we cannot configure the IP to any
  1199. * speed other than the SuperSpeed
  1200. *
  1201. * Refers to:
  1202. *
  1203. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1204. * USB 2.0 Mode
  1205. */
  1206. if (dwc->revision < DWC3_REVISION_220A) {
  1207. reg |= DWC3_DCFG_SUPERSPEED;
  1208. } else {
  1209. switch (dwc->maximum_speed) {
  1210. case USB_SPEED_LOW:
  1211. reg |= DWC3_DSTS_LOWSPEED;
  1212. break;
  1213. case USB_SPEED_FULL:
  1214. reg |= DWC3_DSTS_FULLSPEED1;
  1215. break;
  1216. case USB_SPEED_HIGH:
  1217. reg |= DWC3_DSTS_HIGHSPEED;
  1218. break;
  1219. case USB_SPEED_SUPER: /* FALLTHROUGH */
  1220. case USB_SPEED_UNKNOWN: /* FALTHROUGH */
  1221. default:
  1222. reg |= DWC3_DSTS_SUPERSPEED;
  1223. }
  1224. }
  1225. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1226. dwc->start_config_issued = false;
  1227. /* Start with SuperSpeed Default */
  1228. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1229. dep = dwc->eps[0];
  1230. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1231. false);
  1232. if (ret) {
  1233. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1234. goto err2;
  1235. }
  1236. dep = dwc->eps[1];
  1237. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1238. false);
  1239. if (ret) {
  1240. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1241. goto err3;
  1242. }
  1243. /* begin to receive SETUP packets */
  1244. dwc->ep0state = EP0_SETUP_PHASE;
  1245. dwc3_ep0_out_start(dwc);
  1246. dwc3_gadget_enable_irq(dwc);
  1247. spin_unlock_irqrestore(&dwc->lock, flags);
  1248. return 0;
  1249. err3:
  1250. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1251. err2:
  1252. dwc->gadget_driver = NULL;
  1253. err1:
  1254. spin_unlock_irqrestore(&dwc->lock, flags);
  1255. return ret;
  1256. }
  1257. static int dwc3_gadget_stop(struct usb_gadget *g)
  1258. {
  1259. struct dwc3 *dwc = gadget_to_dwc(g);
  1260. unsigned long flags;
  1261. spin_lock_irqsave(&dwc->lock, flags);
  1262. dwc3_gadget_disable_irq(dwc);
  1263. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1264. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1265. dwc->gadget_driver = NULL;
  1266. spin_unlock_irqrestore(&dwc->lock, flags);
  1267. return 0;
  1268. }
  1269. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1270. .get_frame = dwc3_gadget_get_frame,
  1271. .wakeup = dwc3_gadget_wakeup,
  1272. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1273. .pullup = dwc3_gadget_pullup,
  1274. .udc_start = dwc3_gadget_start,
  1275. .udc_stop = dwc3_gadget_stop,
  1276. };
  1277. /* -------------------------------------------------------------------------- */
  1278. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1279. u8 num, u32 direction)
  1280. {
  1281. struct dwc3_ep *dep;
  1282. u8 i;
  1283. for (i = 0; i < num; i++) {
  1284. u8 epnum = (i << 1) | (!!direction);
  1285. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1286. if (!dep)
  1287. return -ENOMEM;
  1288. dep->dwc = dwc;
  1289. dep->number = epnum;
  1290. dep->direction = !!direction;
  1291. dwc->eps[epnum] = dep;
  1292. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1293. (epnum & 1) ? "in" : "out");
  1294. dep->endpoint.name = dep->name;
  1295. dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
  1296. if (epnum == 0 || epnum == 1) {
  1297. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1298. dep->endpoint.maxburst = 1;
  1299. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1300. if (!epnum)
  1301. dwc->gadget.ep0 = &dep->endpoint;
  1302. } else {
  1303. int ret;
  1304. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1305. dep->endpoint.max_streams = 15;
  1306. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1307. list_add_tail(&dep->endpoint.ep_list,
  1308. &dwc->gadget.ep_list);
  1309. ret = dwc3_alloc_trb_pool(dep);
  1310. if (ret)
  1311. return ret;
  1312. }
  1313. INIT_LIST_HEAD(&dep->request_list);
  1314. INIT_LIST_HEAD(&dep->req_queued);
  1315. }
  1316. return 0;
  1317. }
  1318. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1319. {
  1320. int ret;
  1321. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1322. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1323. if (ret < 0) {
  1324. dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
  1325. return ret;
  1326. }
  1327. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1328. if (ret < 0) {
  1329. dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
  1330. return ret;
  1331. }
  1332. return 0;
  1333. }
  1334. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1335. {
  1336. struct dwc3_ep *dep;
  1337. u8 epnum;
  1338. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1339. dep = dwc->eps[epnum];
  1340. if (!dep)
  1341. continue;
  1342. /*
  1343. * Physical endpoints 0 and 1 are special; they form the
  1344. * bi-directional USB endpoint 0.
  1345. *
  1346. * For those two physical endpoints, we don't allocate a TRB
  1347. * pool nor do we add them the endpoints list. Due to that, we
  1348. * shouldn't do these two operations otherwise we would end up
  1349. * with all sorts of bugs when removing dwc3.ko.
  1350. */
  1351. if (epnum != 0 && epnum != 1) {
  1352. dwc3_free_trb_pool(dep);
  1353. list_del(&dep->endpoint.ep_list);
  1354. }
  1355. kfree(dep);
  1356. }
  1357. }
  1358. /* -------------------------------------------------------------------------- */
  1359. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1360. struct dwc3_request *req, struct dwc3_trb *trb,
  1361. const struct dwc3_event_depevt *event, int status)
  1362. {
  1363. unsigned int count;
  1364. unsigned int s_pkt = 0;
  1365. unsigned int trb_status;
  1366. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1367. /*
  1368. * We continue despite the error. There is not much we
  1369. * can do. If we don't clean it up we loop forever. If
  1370. * we skip the TRB then it gets overwritten after a
  1371. * while since we use them in a ring buffer. A BUG()
  1372. * would help. Lets hope that if this occurs, someone
  1373. * fixes the root cause instead of looking away :)
  1374. */
  1375. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1376. dep->name, trb);
  1377. count = trb->size & DWC3_TRB_SIZE_MASK;
  1378. if (dep->direction) {
  1379. if (count) {
  1380. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1381. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1382. dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
  1383. dep->name);
  1384. /*
  1385. * If missed isoc occurred and there is
  1386. * no request queued then issue END
  1387. * TRANSFER, so that core generates
  1388. * next xfernotready and we will issue
  1389. * a fresh START TRANSFER.
  1390. * If there are still queued request
  1391. * then wait, do not issue either END
  1392. * or UPDATE TRANSFER, just attach next
  1393. * request in request_list during
  1394. * giveback.If any future queued request
  1395. * is successfully transferred then we
  1396. * will issue UPDATE TRANSFER for all
  1397. * request in the request_list.
  1398. */
  1399. dep->flags |= DWC3_EP_MISSED_ISOC;
  1400. } else {
  1401. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1402. dep->name);
  1403. status = -ECONNRESET;
  1404. }
  1405. } else {
  1406. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1407. }
  1408. } else {
  1409. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1410. s_pkt = 1;
  1411. }
  1412. /*
  1413. * We assume here we will always receive the entire data block
  1414. * which we should receive. Meaning, if we program RX to
  1415. * receive 4K but we receive only 2K, we assume that's all we
  1416. * should receive and we simply bounce the request back to the
  1417. * gadget driver for further processing.
  1418. */
  1419. req->request.actual += req->request.length - count;
  1420. if (s_pkt)
  1421. return 1;
  1422. if ((event->status & DEPEVT_STATUS_LST) &&
  1423. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1424. DWC3_TRB_CTRL_HWO)))
  1425. return 1;
  1426. if ((event->status & DEPEVT_STATUS_IOC) &&
  1427. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1428. return 1;
  1429. return 0;
  1430. }
  1431. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1432. const struct dwc3_event_depevt *event, int status)
  1433. {
  1434. struct dwc3_request *req;
  1435. struct dwc3_trb *trb;
  1436. unsigned int slot;
  1437. req = next_request(&dep->req_queued);
  1438. if (!req) {
  1439. WARN_ON_ONCE(1);
  1440. return 1;
  1441. }
  1442. slot = req->start_slot;
  1443. if ((slot == DWC3_TRB_NUM - 1) &&
  1444. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1445. slot++;
  1446. slot %= DWC3_TRB_NUM;
  1447. trb = &dep->trb_pool[slot];
  1448. dwc3_flush_cache((long)trb, sizeof(*trb));
  1449. __dwc3_cleanup_done_trbs(dwc, dep, req, trb, event, status);
  1450. dwc3_gadget_giveback(dep, req, status);
  1451. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1452. list_empty(&dep->req_queued)) {
  1453. if (list_empty(&dep->request_list)) {
  1454. /*
  1455. * If there is no entry in request list then do
  1456. * not issue END TRANSFER now. Just set PENDING
  1457. * flag, so that END TRANSFER is issued when an
  1458. * entry is added into request list.
  1459. */
  1460. dep->flags = DWC3_EP_PENDING_REQUEST;
  1461. } else {
  1462. dwc3_stop_active_transfer(dwc, dep->number, true);
  1463. dep->flags = DWC3_EP_ENABLED;
  1464. }
  1465. return 1;
  1466. }
  1467. return 1;
  1468. }
  1469. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1470. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1471. {
  1472. unsigned status = 0;
  1473. int clean_busy;
  1474. if (event->status & DEPEVT_STATUS_BUSERR)
  1475. status = -ECONNRESET;
  1476. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1477. if (clean_busy)
  1478. dep->flags &= ~DWC3_EP_BUSY;
  1479. /*
  1480. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1481. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1482. */
  1483. if (dwc->revision < DWC3_REVISION_183A) {
  1484. u32 reg;
  1485. int i;
  1486. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1487. dep = dwc->eps[i];
  1488. if (!(dep->flags & DWC3_EP_ENABLED))
  1489. continue;
  1490. if (!list_empty(&dep->req_queued))
  1491. return;
  1492. }
  1493. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1494. reg |= dwc->u1u2;
  1495. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1496. dwc->u1u2 = 0;
  1497. }
  1498. }
  1499. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1500. const struct dwc3_event_depevt *event)
  1501. {
  1502. struct dwc3_ep *dep;
  1503. u8 epnum = event->endpoint_number;
  1504. dep = dwc->eps[epnum];
  1505. if (!(dep->flags & DWC3_EP_ENABLED))
  1506. return;
  1507. if (epnum == 0 || epnum == 1) {
  1508. dwc3_ep0_interrupt(dwc, event);
  1509. return;
  1510. }
  1511. switch (event->endpoint_event) {
  1512. case DWC3_DEPEVT_XFERCOMPLETE:
  1513. dep->resource_index = 0;
  1514. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1515. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1516. dep->name);
  1517. return;
  1518. }
  1519. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1520. break;
  1521. case DWC3_DEPEVT_XFERINPROGRESS:
  1522. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1523. break;
  1524. case DWC3_DEPEVT_XFERNOTREADY:
  1525. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1526. dwc3_gadget_start_isoc(dwc, dep, event);
  1527. } else {
  1528. int ret;
  1529. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1530. dep->name, event->status &
  1531. DEPEVT_STATUS_TRANSFER_ACTIVE
  1532. ? "Transfer Active"
  1533. : "Transfer Not Active");
  1534. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1535. if (!ret || ret == -EBUSY)
  1536. return;
  1537. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1538. dep->name);
  1539. }
  1540. break;
  1541. case DWC3_DEPEVT_STREAMEVT:
  1542. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1543. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1544. dep->name);
  1545. return;
  1546. }
  1547. switch (event->status) {
  1548. case DEPEVT_STREAMEVT_FOUND:
  1549. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1550. event->parameters);
  1551. break;
  1552. case DEPEVT_STREAMEVT_NOTFOUND:
  1553. /* FALLTHROUGH */
  1554. default:
  1555. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1556. }
  1557. break;
  1558. case DWC3_DEPEVT_RXTXFIFOEVT:
  1559. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1560. break;
  1561. case DWC3_DEPEVT_EPCMDCMPLT:
  1562. dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
  1563. break;
  1564. }
  1565. }
  1566. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1567. {
  1568. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1569. spin_unlock(&dwc->lock);
  1570. dwc->gadget_driver->disconnect(&dwc->gadget);
  1571. spin_lock(&dwc->lock);
  1572. }
  1573. }
  1574. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1575. {
  1576. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1577. spin_unlock(&dwc->lock);
  1578. dwc->gadget_driver->suspend(&dwc->gadget);
  1579. spin_lock(&dwc->lock);
  1580. }
  1581. }
  1582. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1583. {
  1584. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1585. spin_unlock(&dwc->lock);
  1586. dwc->gadget_driver->resume(&dwc->gadget);
  1587. }
  1588. }
  1589. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1590. {
  1591. if (!dwc->gadget_driver)
  1592. return;
  1593. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1594. spin_unlock(&dwc->lock);
  1595. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1596. spin_lock(&dwc->lock);
  1597. }
  1598. }
  1599. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1600. {
  1601. struct dwc3_ep *dep;
  1602. struct dwc3_gadget_ep_cmd_params params;
  1603. u32 cmd;
  1604. int ret;
  1605. dep = dwc->eps[epnum];
  1606. if (!dep->resource_index)
  1607. return;
  1608. /*
  1609. * NOTICE: We are violating what the Databook says about the
  1610. * EndTransfer command. Ideally we would _always_ wait for the
  1611. * EndTransfer Command Completion IRQ, but that's causing too
  1612. * much trouble synchronizing between us and gadget driver.
  1613. *
  1614. * We have discussed this with the IP Provider and it was
  1615. * suggested to giveback all requests here, but give HW some
  1616. * extra time to synchronize with the interconnect. We're using
  1617. * an arbitraty 100us delay for that.
  1618. *
  1619. * Note also that a similar handling was tested by Synopsys
  1620. * (thanks a lot Paul) and nothing bad has come out of it.
  1621. * In short, what we're doing is:
  1622. *
  1623. * - Issue EndTransfer WITH CMDIOC bit set
  1624. * - Wait 100us
  1625. */
  1626. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1627. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1628. cmd |= DWC3_DEPCMD_CMDIOC;
  1629. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1630. memset(&params, 0, sizeof(params));
  1631. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1632. WARN_ON_ONCE(ret);
  1633. dep->resource_index = 0;
  1634. dep->flags &= ~DWC3_EP_BUSY;
  1635. udelay(100);
  1636. }
  1637. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1638. {
  1639. u32 epnum;
  1640. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1641. struct dwc3_ep *dep;
  1642. dep = dwc->eps[epnum];
  1643. if (!dep)
  1644. continue;
  1645. if (!(dep->flags & DWC3_EP_ENABLED))
  1646. continue;
  1647. dwc3_remove_requests(dwc, dep);
  1648. }
  1649. }
  1650. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1651. {
  1652. u32 epnum;
  1653. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1654. struct dwc3_ep *dep;
  1655. struct dwc3_gadget_ep_cmd_params params;
  1656. int ret;
  1657. dep = dwc->eps[epnum];
  1658. if (!dep)
  1659. continue;
  1660. if (!(dep->flags & DWC3_EP_STALL))
  1661. continue;
  1662. dep->flags &= ~DWC3_EP_STALL;
  1663. memset(&params, 0, sizeof(params));
  1664. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1665. DWC3_DEPCMD_CLEARSTALL, &params);
  1666. WARN_ON_ONCE(ret);
  1667. }
  1668. }
  1669. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1670. {
  1671. int reg;
  1672. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1673. reg &= ~DWC3_DCTL_INITU1ENA;
  1674. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1675. reg &= ~DWC3_DCTL_INITU2ENA;
  1676. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1677. dwc3_disconnect_gadget(dwc);
  1678. dwc->start_config_issued = false;
  1679. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1680. dwc->setup_packet_pending = false;
  1681. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1682. }
  1683. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1684. {
  1685. u32 reg;
  1686. /*
  1687. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1688. * would cause a missing Disconnect Event if there's a
  1689. * pending Setup Packet in the FIFO.
  1690. *
  1691. * There's no suggested workaround on the official Bug
  1692. * report, which states that "unless the driver/application
  1693. * is doing any special handling of a disconnect event,
  1694. * there is no functional issue".
  1695. *
  1696. * Unfortunately, it turns out that we _do_ some special
  1697. * handling of a disconnect event, namely complete all
  1698. * pending transfers, notify gadget driver of the
  1699. * disconnection, and so on.
  1700. *
  1701. * Our suggested workaround is to follow the Disconnect
  1702. * Event steps here, instead, based on a setup_packet_pending
  1703. * flag. Such flag gets set whenever we have a XferNotReady
  1704. * event on EP0 and gets cleared on XferComplete for the
  1705. * same endpoint.
  1706. *
  1707. * Refers to:
  1708. *
  1709. * STAR#9000466709: RTL: Device : Disconnect event not
  1710. * generated if setup packet pending in FIFO
  1711. */
  1712. if (dwc->revision < DWC3_REVISION_188A) {
  1713. if (dwc->setup_packet_pending)
  1714. dwc3_gadget_disconnect_interrupt(dwc);
  1715. }
  1716. dwc3_reset_gadget(dwc);
  1717. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1718. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1719. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1720. dwc->test_mode = false;
  1721. dwc3_stop_active_transfers(dwc);
  1722. dwc3_clear_stall_all_ep(dwc);
  1723. dwc->start_config_issued = false;
  1724. /* Reset device address to zero */
  1725. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1726. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1727. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1728. }
  1729. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1730. {
  1731. u32 reg;
  1732. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1733. /*
  1734. * We change the clock only at SS but I dunno why I would want to do
  1735. * this. Maybe it becomes part of the power saving plan.
  1736. */
  1737. if (speed != DWC3_DSTS_SUPERSPEED)
  1738. return;
  1739. /*
  1740. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1741. * each time on Connect Done.
  1742. */
  1743. if (!usb30_clock)
  1744. return;
  1745. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1746. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1747. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1748. }
  1749. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1750. {
  1751. struct dwc3_ep *dep;
  1752. int ret;
  1753. u32 reg;
  1754. u8 speed;
  1755. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1756. speed = reg & DWC3_DSTS_CONNECTSPD;
  1757. dwc->speed = speed;
  1758. dwc3_update_ram_clk_sel(dwc, speed);
  1759. switch (speed) {
  1760. case DWC3_DCFG_SUPERSPEED:
  1761. /*
  1762. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1763. * would cause a missing USB3 Reset event.
  1764. *
  1765. * In such situations, we should force a USB3 Reset
  1766. * event by calling our dwc3_gadget_reset_interrupt()
  1767. * routine.
  1768. *
  1769. * Refers to:
  1770. *
  1771. * STAR#9000483510: RTL: SS : USB3 reset event may
  1772. * not be generated always when the link enters poll
  1773. */
  1774. if (dwc->revision < DWC3_REVISION_190A)
  1775. dwc3_gadget_reset_interrupt(dwc);
  1776. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1777. dwc->gadget.ep0->maxpacket = 512;
  1778. dwc->gadget.speed = USB_SPEED_SUPER;
  1779. break;
  1780. case DWC3_DCFG_HIGHSPEED:
  1781. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1782. dwc->gadget.ep0->maxpacket = 64;
  1783. dwc->gadget.speed = USB_SPEED_HIGH;
  1784. break;
  1785. case DWC3_DCFG_FULLSPEED2:
  1786. case DWC3_DCFG_FULLSPEED1:
  1787. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1788. dwc->gadget.ep0->maxpacket = 64;
  1789. dwc->gadget.speed = USB_SPEED_FULL;
  1790. break;
  1791. case DWC3_DCFG_LOWSPEED:
  1792. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1793. dwc->gadget.ep0->maxpacket = 8;
  1794. dwc->gadget.speed = USB_SPEED_LOW;
  1795. break;
  1796. }
  1797. /* Enable USB2 LPM Capability */
  1798. if ((dwc->revision > DWC3_REVISION_194A)
  1799. && (speed != DWC3_DCFG_SUPERSPEED)) {
  1800. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1801. reg |= DWC3_DCFG_LPM_CAP;
  1802. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1803. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1804. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  1805. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  1806. /*
  1807. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  1808. * DCFG.LPMCap is set, core responses with an ACK and the
  1809. * BESL value in the LPM token is less than or equal to LPM
  1810. * NYET threshold.
  1811. */
  1812. if (dwc->revision < DWC3_REVISION_240A && dwc->has_lpm_erratum)
  1813. WARN(true, "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  1814. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  1815. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  1816. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1817. } else {
  1818. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1819. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  1820. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1821. }
  1822. dep = dwc->eps[0];
  1823. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1824. false);
  1825. if (ret) {
  1826. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1827. return;
  1828. }
  1829. dep = dwc->eps[1];
  1830. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1831. false);
  1832. if (ret) {
  1833. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1834. return;
  1835. }
  1836. /*
  1837. * Configure PHY via GUSB3PIPECTLn if required.
  1838. *
  1839. * Update GTXFIFOSIZn
  1840. *
  1841. * In both cases reset values should be sufficient.
  1842. */
  1843. }
  1844. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1845. {
  1846. /*
  1847. * TODO take core out of low power mode when that's
  1848. * implemented.
  1849. */
  1850. dwc->gadget_driver->resume(&dwc->gadget);
  1851. }
  1852. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1853. unsigned int evtinfo)
  1854. {
  1855. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1856. unsigned int pwropt;
  1857. /*
  1858. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  1859. * Hibernation mode enabled which would show up when device detects
  1860. * host-initiated U3 exit.
  1861. *
  1862. * In that case, device will generate a Link State Change Interrupt
  1863. * from U3 to RESUME which is only necessary if Hibernation is
  1864. * configured in.
  1865. *
  1866. * There are no functional changes due to such spurious event and we
  1867. * just need to ignore it.
  1868. *
  1869. * Refers to:
  1870. *
  1871. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  1872. * operational mode
  1873. */
  1874. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  1875. if ((dwc->revision < DWC3_REVISION_250A) &&
  1876. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  1877. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  1878. (next == DWC3_LINK_STATE_RESUME)) {
  1879. dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
  1880. return;
  1881. }
  1882. }
  1883. /*
  1884. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1885. * on the link partner, the USB session might do multiple entry/exit
  1886. * of low power states before a transfer takes place.
  1887. *
  1888. * Due to this problem, we might experience lower throughput. The
  1889. * suggested workaround is to disable DCTL[12:9] bits if we're
  1890. * transitioning from U1/U2 to U0 and enable those bits again
  1891. * after a transfer completes and there are no pending transfers
  1892. * on any of the enabled endpoints.
  1893. *
  1894. * This is the first half of that workaround.
  1895. *
  1896. * Refers to:
  1897. *
  1898. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1899. * core send LGO_Ux entering U0
  1900. */
  1901. if (dwc->revision < DWC3_REVISION_183A) {
  1902. if (next == DWC3_LINK_STATE_U0) {
  1903. u32 u1u2;
  1904. u32 reg;
  1905. switch (dwc->link_state) {
  1906. case DWC3_LINK_STATE_U1:
  1907. case DWC3_LINK_STATE_U2:
  1908. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1909. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1910. | DWC3_DCTL_ACCEPTU2ENA
  1911. | DWC3_DCTL_INITU1ENA
  1912. | DWC3_DCTL_ACCEPTU1ENA);
  1913. if (!dwc->u1u2)
  1914. dwc->u1u2 = reg & u1u2;
  1915. reg &= ~u1u2;
  1916. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1917. break;
  1918. default:
  1919. /* do nothing */
  1920. break;
  1921. }
  1922. }
  1923. }
  1924. switch (next) {
  1925. case DWC3_LINK_STATE_U1:
  1926. if (dwc->speed == USB_SPEED_SUPER)
  1927. dwc3_suspend_gadget(dwc);
  1928. break;
  1929. case DWC3_LINK_STATE_U2:
  1930. case DWC3_LINK_STATE_U3:
  1931. dwc3_suspend_gadget(dwc);
  1932. break;
  1933. case DWC3_LINK_STATE_RESUME:
  1934. dwc3_resume_gadget(dwc);
  1935. break;
  1936. default:
  1937. /* do nothing */
  1938. break;
  1939. }
  1940. dwc->link_state = next;
  1941. }
  1942. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  1943. unsigned int evtinfo)
  1944. {
  1945. unsigned int is_ss = evtinfo & (1UL << 4);
  1946. /**
  1947. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  1948. * have a known issue which can cause USB CV TD.9.23 to fail
  1949. * randomly.
  1950. *
  1951. * Because of this issue, core could generate bogus hibernation
  1952. * events which SW needs to ignore.
  1953. *
  1954. * Refers to:
  1955. *
  1956. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  1957. * Device Fallback from SuperSpeed
  1958. */
  1959. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  1960. return;
  1961. /* enter hibernation here */
  1962. }
  1963. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1964. const struct dwc3_event_devt *event)
  1965. {
  1966. switch (event->type) {
  1967. case DWC3_DEVICE_EVENT_DISCONNECT:
  1968. dwc3_gadget_disconnect_interrupt(dwc);
  1969. break;
  1970. case DWC3_DEVICE_EVENT_RESET:
  1971. dwc3_gadget_reset_interrupt(dwc);
  1972. break;
  1973. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1974. dwc3_gadget_conndone_interrupt(dwc);
  1975. break;
  1976. case DWC3_DEVICE_EVENT_WAKEUP:
  1977. dwc3_gadget_wakeup_interrupt(dwc);
  1978. break;
  1979. case DWC3_DEVICE_EVENT_HIBER_REQ:
  1980. if (!dwc->has_hibernation) {
  1981. WARN(1 ,"unexpected hibernation event\n");
  1982. break;
  1983. }
  1984. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  1985. break;
  1986. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1987. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1988. break;
  1989. case DWC3_DEVICE_EVENT_EOPF:
  1990. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1991. break;
  1992. case DWC3_DEVICE_EVENT_SOF:
  1993. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1994. break;
  1995. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1996. dev_vdbg(dwc->dev, "Erratic Error\n");
  1997. break;
  1998. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1999. dev_vdbg(dwc->dev, "Command Complete\n");
  2000. break;
  2001. case DWC3_DEVICE_EVENT_OVERFLOW:
  2002. dev_vdbg(dwc->dev, "Overflow\n");
  2003. break;
  2004. default:
  2005. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2006. }
  2007. }
  2008. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2009. const union dwc3_event *event)
  2010. {
  2011. /* Endpoint IRQ, handle it and return early */
  2012. if (event->type.is_devspec == 0) {
  2013. /* depevt */
  2014. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2015. }
  2016. switch (event->type.type) {
  2017. case DWC3_EVENT_TYPE_DEV:
  2018. dwc3_gadget_interrupt(dwc, &event->devt);
  2019. break;
  2020. /* REVISIT what to do with Carkit and I2C events ? */
  2021. default:
  2022. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2023. }
  2024. }
  2025. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2026. {
  2027. struct dwc3_event_buffer *evt;
  2028. irqreturn_t ret = IRQ_NONE;
  2029. int left;
  2030. u32 reg;
  2031. evt = dwc->ev_buffs[buf];
  2032. left = evt->count;
  2033. if (!(evt->flags & DWC3_EVENT_PENDING))
  2034. return IRQ_NONE;
  2035. while (left > 0) {
  2036. union dwc3_event event;
  2037. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2038. dwc3_process_event_entry(dwc, &event);
  2039. /*
  2040. * FIXME we wrap around correctly to the next entry as
  2041. * almost all entries are 4 bytes in size. There is one
  2042. * entry which has 12 bytes which is a regular entry
  2043. * followed by 8 bytes data. ATM I don't know how
  2044. * things are organized if we get next to the a
  2045. * boundary so I worry about that once we try to handle
  2046. * that.
  2047. */
  2048. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2049. left -= 4;
  2050. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2051. }
  2052. evt->count = 0;
  2053. evt->flags &= ~DWC3_EVENT_PENDING;
  2054. ret = IRQ_HANDLED;
  2055. /* Unmask interrupt */
  2056. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2057. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2058. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2059. return ret;
  2060. }
  2061. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2062. {
  2063. struct dwc3 *dwc = _dwc;
  2064. unsigned long flags;
  2065. irqreturn_t ret = IRQ_NONE;
  2066. int i;
  2067. spin_lock_irqsave(&dwc->lock, flags);
  2068. for (i = 0; i < dwc->num_event_buffers; i++)
  2069. ret |= dwc3_process_event_buf(dwc, i);
  2070. spin_unlock_irqrestore(&dwc->lock, flags);
  2071. return ret;
  2072. }
  2073. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2074. {
  2075. struct dwc3_event_buffer *evt;
  2076. u32 count;
  2077. u32 reg;
  2078. evt = dwc->ev_buffs[buf];
  2079. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2080. count &= DWC3_GEVNTCOUNT_MASK;
  2081. if (!count)
  2082. return IRQ_NONE;
  2083. evt->count = count;
  2084. evt->flags |= DWC3_EVENT_PENDING;
  2085. /* Mask interrupt */
  2086. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2087. reg |= DWC3_GEVNTSIZ_INTMASK;
  2088. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2089. return IRQ_WAKE_THREAD;
  2090. }
  2091. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2092. {
  2093. struct dwc3 *dwc = _dwc;
  2094. int i;
  2095. irqreturn_t ret = IRQ_NONE;
  2096. spin_lock(&dwc->lock);
  2097. for (i = 0; i < dwc->num_event_buffers; i++) {
  2098. irqreturn_t status;
  2099. status = dwc3_check_event_buf(dwc, i);
  2100. if (status == IRQ_WAKE_THREAD)
  2101. ret = status;
  2102. }
  2103. spin_unlock(&dwc->lock);
  2104. return ret;
  2105. }
  2106. /**
  2107. * dwc3_gadget_init - Initializes gadget related registers
  2108. * @dwc: pointer to our controller context structure
  2109. *
  2110. * Returns 0 on success otherwise negative errno.
  2111. */
  2112. int dwc3_gadget_init(struct dwc3 *dwc)
  2113. {
  2114. int ret;
  2115. dwc->ctrl_req = dma_alloc_coherent(sizeof(*dwc->ctrl_req),
  2116. (unsigned long *)&dwc->ctrl_req_addr);
  2117. if (!dwc->ctrl_req) {
  2118. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2119. ret = -ENOMEM;
  2120. goto err0;
  2121. }
  2122. dwc->ep0_trb = dma_alloc_coherent(sizeof(*dwc->ep0_trb) * 2,
  2123. (unsigned long *)&dwc->ep0_trb_addr);
  2124. if (!dwc->ep0_trb) {
  2125. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2126. ret = -ENOMEM;
  2127. goto err1;
  2128. }
  2129. dwc->setup_buf = memalign(CONFIG_SYS_CACHELINE_SIZE,
  2130. DWC3_EP0_BOUNCE_SIZE);
  2131. if (!dwc->setup_buf) {
  2132. ret = -ENOMEM;
  2133. goto err2;
  2134. }
  2135. dwc->ep0_bounce = dma_alloc_coherent(DWC3_EP0_BOUNCE_SIZE,
  2136. (unsigned long *)&dwc->ep0_bounce_addr);
  2137. if (!dwc->ep0_bounce) {
  2138. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2139. ret = -ENOMEM;
  2140. goto err3;
  2141. }
  2142. dwc->gadget.ops = &dwc3_gadget_ops;
  2143. dwc->gadget.max_speed = USB_SPEED_SUPER;
  2144. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2145. dwc->gadget.name = "dwc3-gadget";
  2146. /*
  2147. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2148. * on ep out.
  2149. */
  2150. dwc->gadget.quirk_ep_out_aligned_size = true;
  2151. /*
  2152. * REVISIT: Here we should clear all pending IRQs to be
  2153. * sure we're starting from a well known location.
  2154. */
  2155. ret = dwc3_gadget_init_endpoints(dwc);
  2156. if (ret)
  2157. goto err4;
  2158. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2159. if (ret) {
  2160. dev_err(dwc->dev, "failed to register udc\n");
  2161. goto err4;
  2162. }
  2163. return 0;
  2164. err4:
  2165. dwc3_gadget_free_endpoints(dwc);
  2166. dma_free_coherent(dwc->ep0_bounce);
  2167. err3:
  2168. kfree(dwc->setup_buf);
  2169. err2:
  2170. dma_free_coherent(dwc->ep0_trb);
  2171. err1:
  2172. dma_free_coherent(dwc->ctrl_req);
  2173. err0:
  2174. return ret;
  2175. }
  2176. /* -------------------------------------------------------------------------- */
  2177. void dwc3_gadget_exit(struct dwc3 *dwc)
  2178. {
  2179. usb_del_gadget_udc(&dwc->gadget);
  2180. dwc3_gadget_free_endpoints(dwc);
  2181. dma_free_coherent(dwc->ep0_bounce);
  2182. kfree(dwc->setup_buf);
  2183. dma_free_coherent(dwc->ep0_trb);
  2184. dma_free_coherent(dwc->ctrl_req);
  2185. }
  2186. /**
  2187. * dwc3_gadget_uboot_handle_interrupt - handle dwc3 gadget interrupt
  2188. * @dwc: struct dwce *
  2189. *
  2190. * Handles ep0 and gadget interrupt
  2191. *
  2192. * Should be called from dwc3 core.
  2193. */
  2194. void dwc3_gadget_uboot_handle_interrupt(struct dwc3 *dwc)
  2195. {
  2196. int ret = dwc3_interrupt(0, dwc);
  2197. if (ret == IRQ_WAKE_THREAD) {
  2198. int i;
  2199. struct dwc3_event_buffer *evt;
  2200. for (i = 0; i < dwc->num_event_buffers; i++) {
  2201. evt = dwc->ev_buffs[i];
  2202. dwc3_flush_cache((long)evt->buf, evt->length);
  2203. }
  2204. dwc3_thread_interrupt(0, dwc);
  2205. }
  2206. }