zynq_spi.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * (C) Copyright 2013 Xilinx, Inc.
  3. * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
  4. *
  5. * Xilinx Zynq PS SPI controller driver (master mode only)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <dm.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <asm/io.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
  16. #define ZYNQ_SPI_CR_MSA_MASK BIT(15) /* Manual start enb */
  17. #define ZYNQ_SPI_CR_MCS_MASK BIT(14) /* Manual chip select */
  18. #define ZYNQ_SPI_CR_CS_MASK GENMASK(13, 10) /* Chip select */
  19. #define ZYNQ_SPI_CR_BAUD_MASK GENMASK(5, 3) /* Baud rate div */
  20. #define ZYNQ_SPI_CR_CPHA_MASK BIT(2) /* Clock phase */
  21. #define ZYNQ_SPI_CR_CPOL_MASK BIT(1) /* Clock polarity */
  22. #define ZYNQ_SPI_CR_MSTREN_MASK BIT(0) /* Mode select */
  23. #define ZYNQ_SPI_IXR_RXNEMPTY_MASK BIT(4) /* RX_FIFO_not_empty */
  24. #define ZYNQ_SPI_IXR_TXOW_MASK BIT(2) /* TX_FIFO_not_full */
  25. #define ZYNQ_SPI_IXR_ALL_MASK GENMASK(6, 0) /* All IXR bits */
  26. #define ZYNQ_SPI_ENR_SPI_EN_MASK BIT(0) /* SPI Enable */
  27. #define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
  28. #define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
  29. #define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
  30. #define ZYNQ_SPI_FIFO_DEPTH 128
  31. #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
  32. #define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
  33. #endif
  34. /* zynq spi register set */
  35. struct zynq_spi_regs {
  36. u32 cr; /* 0x00 */
  37. u32 isr; /* 0x04 */
  38. u32 ier; /* 0x08 */
  39. u32 idr; /* 0x0C */
  40. u32 imr; /* 0x10 */
  41. u32 enr; /* 0x14 */
  42. u32 dr; /* 0x18 */
  43. u32 txdr; /* 0x1C */
  44. u32 rxdr; /* 0x20 */
  45. };
  46. /* zynq spi platform data */
  47. struct zynq_spi_platdata {
  48. struct zynq_spi_regs *regs;
  49. u32 frequency; /* input frequency */
  50. u32 speed_hz;
  51. };
  52. /* zynq spi priv */
  53. struct zynq_spi_priv {
  54. struct zynq_spi_regs *regs;
  55. u8 cs;
  56. u8 mode;
  57. u8 fifo_depth;
  58. u32 freq; /* required frequency */
  59. };
  60. static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
  61. {
  62. struct zynq_spi_platdata *plat = bus->platdata;
  63. const void *blob = gd->fdt_blob;
  64. int node = bus->of_offset;
  65. plat->regs = (struct zynq_spi_regs *)dev_get_addr(bus);
  66. /* FIXME: Use 250MHz as a suitable default */
  67. plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
  68. 250000000);
  69. plat->speed_hz = plat->frequency / 2;
  70. debug("%s: regs=%p max-frequency=%d\n", __func__,
  71. plat->regs, plat->frequency);
  72. return 0;
  73. }
  74. static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
  75. {
  76. struct zynq_spi_regs *regs = priv->regs;
  77. u32 confr;
  78. /* Disable SPI */
  79. confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
  80. writel(~confr, &regs->enr);
  81. /* Disable Interrupts */
  82. writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
  83. /* Clear RX FIFO */
  84. while (readl(&regs->isr) &
  85. ZYNQ_SPI_IXR_RXNEMPTY_MASK)
  86. readl(&regs->rxdr);
  87. /* Clear Interrupts */
  88. writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
  89. /* Manual slave select and Auto start */
  90. confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
  91. ZYNQ_SPI_CR_MSTREN_MASK;
  92. confr &= ~ZYNQ_SPI_CR_MSA_MASK;
  93. writel(confr, &regs->cr);
  94. /* Enable SPI */
  95. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  96. }
  97. static int zynq_spi_probe(struct udevice *bus)
  98. {
  99. struct zynq_spi_platdata *plat = dev_get_platdata(bus);
  100. struct zynq_spi_priv *priv = dev_get_priv(bus);
  101. priv->regs = plat->regs;
  102. priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
  103. /* init the zynq spi hw */
  104. zynq_spi_init_hw(priv);
  105. return 0;
  106. }
  107. static void spi_cs_activate(struct udevice *dev)
  108. {
  109. struct udevice *bus = dev->parent;
  110. struct zynq_spi_priv *priv = dev_get_priv(bus);
  111. struct zynq_spi_regs *regs = priv->regs;
  112. u32 cr;
  113. clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
  114. cr = readl(&regs->cr);
  115. /*
  116. * CS cal logic: CS[13:10]
  117. * xxx0 - cs0
  118. * xx01 - cs1
  119. * x011 - cs2
  120. */
  121. cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
  122. writel(cr, &regs->cr);
  123. }
  124. static void spi_cs_deactivate(struct udevice *dev)
  125. {
  126. struct udevice *bus = dev->parent;
  127. struct zynq_spi_priv *priv = dev_get_priv(bus);
  128. struct zynq_spi_regs *regs = priv->regs;
  129. setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
  130. }
  131. static int zynq_spi_claim_bus(struct udevice *dev)
  132. {
  133. struct udevice *bus = dev->parent;
  134. struct zynq_spi_priv *priv = dev_get_priv(bus);
  135. struct zynq_spi_regs *regs = priv->regs;
  136. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  137. return 0;
  138. }
  139. static int zynq_spi_release_bus(struct udevice *dev)
  140. {
  141. struct udevice *bus = dev->parent;
  142. struct zynq_spi_priv *priv = dev_get_priv(bus);
  143. struct zynq_spi_regs *regs = priv->regs;
  144. u32 confr;
  145. confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
  146. writel(~confr, &regs->enr);
  147. return 0;
  148. }
  149. static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
  150. const void *dout, void *din, unsigned long flags)
  151. {
  152. struct udevice *bus = dev->parent;
  153. struct zynq_spi_priv *priv = dev_get_priv(bus);
  154. struct zynq_spi_regs *regs = priv->regs;
  155. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  156. u32 len = bitlen / 8;
  157. u32 tx_len = len, rx_len = len, tx_tvl;
  158. const u8 *tx_buf = dout;
  159. u8 *rx_buf = din, buf;
  160. u32 ts, status;
  161. debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
  162. bus->seq, slave_plat->cs, bitlen, len, flags);
  163. if (bitlen % 8) {
  164. debug("spi_xfer: Non byte aligned SPI transfer\n");
  165. return -1;
  166. }
  167. priv->cs = slave_plat->cs;
  168. if (flags & SPI_XFER_BEGIN)
  169. spi_cs_activate(dev);
  170. while (rx_len > 0) {
  171. /* Write the data into TX FIFO - tx threshold is fifo_depth */
  172. tx_tvl = 0;
  173. while ((tx_tvl < priv->fifo_depth) && tx_len) {
  174. if (tx_buf)
  175. buf = *tx_buf++;
  176. else
  177. buf = 0;
  178. writel(buf, &regs->txdr);
  179. tx_len--;
  180. tx_tvl++;
  181. }
  182. /* Check TX FIFO completion */
  183. ts = get_timer(0);
  184. status = readl(&regs->isr);
  185. while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
  186. if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
  187. printf("spi_xfer: Timeout! TX FIFO not full\n");
  188. return -1;
  189. }
  190. status = readl(&regs->isr);
  191. }
  192. /* Read the data from RX FIFO */
  193. status = readl(&regs->isr);
  194. while ((status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) && rx_len) {
  195. buf = readl(&regs->rxdr);
  196. if (rx_buf)
  197. *rx_buf++ = buf;
  198. status = readl(&regs->isr);
  199. rx_len--;
  200. }
  201. }
  202. if (flags & SPI_XFER_END)
  203. spi_cs_deactivate(dev);
  204. return 0;
  205. }
  206. static int zynq_spi_set_speed(struct udevice *bus, uint speed)
  207. {
  208. struct zynq_spi_platdata *plat = bus->platdata;
  209. struct zynq_spi_priv *priv = dev_get_priv(bus);
  210. struct zynq_spi_regs *regs = priv->regs;
  211. uint32_t confr;
  212. u8 baud_rate_val = 0;
  213. if (speed > plat->frequency)
  214. speed = plat->frequency;
  215. /* Set the clock frequency */
  216. confr = readl(&regs->cr);
  217. if (speed == 0) {
  218. /* Set baudrate x8, if the freq is 0 */
  219. baud_rate_val = 0x2;
  220. } else if (plat->speed_hz != speed) {
  221. while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
  222. ((plat->frequency /
  223. (2 << baud_rate_val)) > speed))
  224. baud_rate_val++;
  225. plat->speed_hz = speed / (2 << baud_rate_val);
  226. }
  227. confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
  228. confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
  229. writel(confr, &regs->cr);
  230. priv->freq = speed;
  231. debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
  232. priv->regs, priv->freq);
  233. return 0;
  234. }
  235. static int zynq_spi_set_mode(struct udevice *bus, uint mode)
  236. {
  237. struct zynq_spi_priv *priv = dev_get_priv(bus);
  238. struct zynq_spi_regs *regs = priv->regs;
  239. uint32_t confr;
  240. /* Set the SPI Clock phase and polarities */
  241. confr = readl(&regs->cr);
  242. confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
  243. if (mode & SPI_CPHA)
  244. confr |= ZYNQ_SPI_CR_CPHA_MASK;
  245. if (mode & SPI_CPOL)
  246. confr |= ZYNQ_SPI_CR_CPOL_MASK;
  247. writel(confr, &regs->cr);
  248. priv->mode = mode;
  249. debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
  250. return 0;
  251. }
  252. static const struct dm_spi_ops zynq_spi_ops = {
  253. .claim_bus = zynq_spi_claim_bus,
  254. .release_bus = zynq_spi_release_bus,
  255. .xfer = zynq_spi_xfer,
  256. .set_speed = zynq_spi_set_speed,
  257. .set_mode = zynq_spi_set_mode,
  258. };
  259. static const struct udevice_id zynq_spi_ids[] = {
  260. { .compatible = "xlnx,zynq-spi-r1p6" },
  261. { .compatible = "cdns,spi-r1p6" },
  262. { }
  263. };
  264. U_BOOT_DRIVER(zynq_spi) = {
  265. .name = "zynq_spi",
  266. .id = UCLASS_SPI,
  267. .of_match = zynq_spi_ids,
  268. .ops = &zynq_spi_ops,
  269. .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
  270. .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
  271. .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
  272. .probe = zynq_spi_probe,
  273. };