ti_qspi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <dm.h>
  14. #include <asm/gpio.h>
  15. #include <asm/omap_gpio.h>
  16. #include <asm/omap_common.h>
  17. #include <asm/ti-common/ti-edma3.h>
  18. #include <linux/kernel.h>
  19. #include <regmap.h>
  20. #include <syscon.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. /* ti qpsi register bit masks */
  23. #define QSPI_TIMEOUT 2000000
  24. #define QSPI_FCLK 192000000
  25. #define QSPI_DRA7XX_FCLK 76800000
  26. #define QSPI_WLEN_MAX_BITS 128
  27. #define QSPI_WLEN_MAX_BYTES (QSPI_WLEN_MAX_BITS >> 3)
  28. #define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
  29. /* clock control */
  30. #define QSPI_CLK_EN BIT(31)
  31. #define QSPI_CLK_DIV_MAX 0xffff
  32. /* command */
  33. #define QSPI_EN_CS(n) (n << 28)
  34. #define QSPI_WLEN(n) ((n-1) << 19)
  35. #define QSPI_3_PIN BIT(18)
  36. #define QSPI_RD_SNGL BIT(16)
  37. #define QSPI_WR_SNGL (2 << 16)
  38. #define QSPI_INVAL (4 << 16)
  39. #define QSPI_RD_QUAD (7 << 16)
  40. /* device control */
  41. #define QSPI_DD(m, n) (m << (3 + n*8))
  42. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  43. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  44. #define QSPI_CKPOL(n) (1 << (n*8))
  45. /* status */
  46. #define QSPI_WC BIT(1)
  47. #define QSPI_BUSY BIT(0)
  48. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  49. #define QSPI_XFER_DONE QSPI_WC
  50. #define MM_SWITCH 0x01
  51. #define MEM_CS(cs) ((cs + 1) << 8)
  52. #define MEM_CS_UNSELECT 0xfffff8ff
  53. #define MMAP_START_ADDR_DRA 0x5c000000
  54. #define MMAP_START_ADDR_AM43x 0x30000000
  55. #define CORE_CTRL_IO 0x4a002558
  56. #define QSPI_CMD_READ (0x3 << 0)
  57. #define QSPI_CMD_READ_DUAL (0x6b << 0)
  58. #define QSPI_CMD_READ_QUAD (0x6c << 0)
  59. #define QSPI_CMD_READ_FAST (0x0b << 0)
  60. #define QSPI_SETUP0_NUM_A_BYTES (0x3 << 8)
  61. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  62. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  63. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  64. #define QSPI_SETUP0_READ_DUAL (0x1 << 12)
  65. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  66. #define QSPI_CMD_WRITE (0x12 << 16)
  67. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  68. /* ti qspi register set */
  69. struct ti_qspi_regs {
  70. u32 pid;
  71. u32 pad0[3];
  72. u32 sysconfig;
  73. u32 pad1[3];
  74. u32 int_stat_raw;
  75. u32 int_stat_en;
  76. u32 int_en_set;
  77. u32 int_en_ctlr;
  78. u32 intc_eoi;
  79. u32 pad2[3];
  80. u32 clk_ctrl;
  81. u32 dc;
  82. u32 cmd;
  83. u32 status;
  84. u32 data;
  85. u32 setup0;
  86. u32 setup1;
  87. u32 setup2;
  88. u32 setup3;
  89. u32 memswitch;
  90. u32 data1;
  91. u32 data2;
  92. u32 data3;
  93. };
  94. /* ti qspi priv */
  95. struct ti_qspi_priv {
  96. #ifndef CONFIG_DM_SPI
  97. struct spi_slave slave;
  98. #else
  99. void *memory_map;
  100. uint max_hz;
  101. u32 num_cs;
  102. #endif
  103. struct ti_qspi_regs *base;
  104. void *ctrl_mod_mmap;
  105. ulong fclk;
  106. unsigned int mode;
  107. u32 cmd;
  108. u32 dc;
  109. };
  110. static void ti_spi_set_speed(struct ti_qspi_priv *priv, uint hz)
  111. {
  112. uint clk_div;
  113. if (!hz)
  114. clk_div = 0;
  115. else
  116. clk_div = DIV_ROUND_UP(priv->fclk, hz) - 1;
  117. /* truncate clk_div value to QSPI_CLK_DIV_MAX */
  118. if (clk_div > QSPI_CLK_DIV_MAX)
  119. clk_div = QSPI_CLK_DIV_MAX;
  120. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  121. /* disable SCLK */
  122. writel(readl(&priv->base->clk_ctrl) & ~QSPI_CLK_EN,
  123. &priv->base->clk_ctrl);
  124. /* enable SCLK and program the clk divider */
  125. writel(QSPI_CLK_EN | clk_div, &priv->base->clk_ctrl);
  126. }
  127. static void ti_qspi_cs_deactivate(struct ti_qspi_priv *priv)
  128. {
  129. writel(priv->cmd | QSPI_INVAL, &priv->base->cmd);
  130. /* dummy readl to ensure bus sync */
  131. readl(&priv->base->cmd);
  132. }
  133. static int __ti_qspi_set_mode(struct ti_qspi_priv *priv, unsigned int mode)
  134. {
  135. priv->dc = 0;
  136. if (mode & SPI_CPHA)
  137. priv->dc |= QSPI_CKPHA(0);
  138. if (mode & SPI_CPOL)
  139. priv->dc |= QSPI_CKPOL(0);
  140. if (mode & SPI_CS_HIGH)
  141. priv->dc |= QSPI_CSPOL(0);
  142. return 0;
  143. }
  144. static int __ti_qspi_claim_bus(struct ti_qspi_priv *priv, int cs)
  145. {
  146. writel(priv->dc, &priv->base->dc);
  147. writel(0, &priv->base->cmd);
  148. writel(0, &priv->base->data);
  149. priv->dc <<= cs * 8;
  150. writel(priv->dc, &priv->base->dc);
  151. return 0;
  152. }
  153. static void __ti_qspi_release_bus(struct ti_qspi_priv *priv)
  154. {
  155. writel(0, &priv->base->dc);
  156. writel(0, &priv->base->cmd);
  157. writel(0, &priv->base->data);
  158. }
  159. static void ti_qspi_ctrl_mode_mmap(void *ctrl_mod_mmap, int cs, bool enable)
  160. {
  161. u32 val;
  162. val = readl(ctrl_mod_mmap);
  163. if (enable)
  164. val |= MEM_CS(cs);
  165. else
  166. val &= MEM_CS_UNSELECT;
  167. writel(val, ctrl_mod_mmap);
  168. }
  169. static int __ti_qspi_xfer(struct ti_qspi_priv *priv, unsigned int bitlen,
  170. const void *dout, void *din, unsigned long flags,
  171. u32 cs)
  172. {
  173. uint words = bitlen >> 3; /* fixed 8-bit word length */
  174. const uchar *txp = dout;
  175. uchar *rxp = din;
  176. uint status;
  177. int timeout;
  178. /* Setup mmap flags */
  179. if (flags & SPI_XFER_MMAP) {
  180. writel(MM_SWITCH, &priv->base->memswitch);
  181. if (priv->ctrl_mod_mmap)
  182. ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, true);
  183. return 0;
  184. } else if (flags & SPI_XFER_MMAP_END) {
  185. writel(~MM_SWITCH, &priv->base->memswitch);
  186. if (priv->ctrl_mod_mmap)
  187. ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, false);
  188. return 0;
  189. }
  190. if (bitlen == 0)
  191. return -1;
  192. if (bitlen % 8) {
  193. debug("spi_xfer: Non byte aligned SPI transfer\n");
  194. return -1;
  195. }
  196. /* Setup command reg */
  197. priv->cmd = 0;
  198. priv->cmd |= QSPI_WLEN(8);
  199. priv->cmd |= QSPI_EN_CS(cs);
  200. if (priv->mode & SPI_3WIRE)
  201. priv->cmd |= QSPI_3_PIN;
  202. priv->cmd |= 0xfff;
  203. while (words) {
  204. u8 xfer_len = 0;
  205. if (txp) {
  206. u32 cmd = priv->cmd;
  207. if (words >= QSPI_WLEN_MAX_BYTES) {
  208. u32 *txbuf = (u32 *)txp;
  209. u32 data;
  210. data = cpu_to_be32(*txbuf++);
  211. writel(data, &priv->base->data3);
  212. data = cpu_to_be32(*txbuf++);
  213. writel(data, &priv->base->data2);
  214. data = cpu_to_be32(*txbuf++);
  215. writel(data, &priv->base->data1);
  216. data = cpu_to_be32(*txbuf++);
  217. writel(data, &priv->base->data);
  218. cmd &= ~QSPI_WLEN_MASK;
  219. cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
  220. xfer_len = QSPI_WLEN_MAX_BYTES;
  221. } else {
  222. writeb(*txp, &priv->base->data);
  223. xfer_len = 1;
  224. }
  225. debug("tx cmd %08x dc %08x\n",
  226. cmd | QSPI_WR_SNGL, priv->dc);
  227. writel(cmd | QSPI_WR_SNGL, &priv->base->cmd);
  228. status = readl(&priv->base->status);
  229. timeout = QSPI_TIMEOUT;
  230. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  231. if (--timeout < 0) {
  232. printf("spi_xfer: TX timeout!\n");
  233. return -1;
  234. }
  235. status = readl(&priv->base->status);
  236. }
  237. txp += xfer_len;
  238. debug("tx done, status %08x\n", status);
  239. }
  240. if (rxp) {
  241. debug("rx cmd %08x dc %08x\n",
  242. ((u32)(priv->cmd | QSPI_RD_SNGL)), priv->dc);
  243. writel(priv->cmd | QSPI_RD_SNGL, &priv->base->cmd);
  244. status = readl(&priv->base->status);
  245. timeout = QSPI_TIMEOUT;
  246. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  247. if (--timeout < 0) {
  248. printf("spi_xfer: RX timeout!\n");
  249. return -1;
  250. }
  251. status = readl(&priv->base->status);
  252. }
  253. *rxp++ = readl(&priv->base->data);
  254. xfer_len = 1;
  255. debug("rx done, status %08x, read %02x\n",
  256. status, *(rxp-1));
  257. }
  258. words -= xfer_len;
  259. }
  260. /* Terminate frame */
  261. if (flags & SPI_XFER_END)
  262. ti_qspi_cs_deactivate(priv);
  263. return 0;
  264. }
  265. /* TODO: control from sf layer to here through dm-spi */
  266. #if defined(CONFIG_TI_EDMA3) && !defined(CONFIG_DMA)
  267. void spi_flash_copy_mmap(void *data, void *offset, size_t len)
  268. {
  269. unsigned int addr = (unsigned int) (data);
  270. unsigned int edma_slot_num = 1;
  271. /* Invalidate the area, so no writeback into the RAM races with DMA */
  272. invalidate_dcache_range(addr, addr + roundup(len, ARCH_DMA_MINALIGN));
  273. /* enable edma3 clocks */
  274. enable_edma3_clocks();
  275. /* Call edma3 api to do actual DMA transfer */
  276. edma3_transfer(EDMA3_BASE, edma_slot_num, data, offset, len);
  277. /* disable edma3 clocks */
  278. disable_edma3_clocks();
  279. *((unsigned int *)offset) += len;
  280. }
  281. #endif
  282. #ifndef CONFIG_DM_SPI
  283. static inline struct ti_qspi_priv *to_ti_qspi_priv(struct spi_slave *slave)
  284. {
  285. return container_of(slave, struct ti_qspi_priv, slave);
  286. }
  287. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  288. {
  289. return 1;
  290. }
  291. void spi_cs_activate(struct spi_slave *slave)
  292. {
  293. /* CS handled in xfer */
  294. return;
  295. }
  296. void spi_cs_deactivate(struct spi_slave *slave)
  297. {
  298. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  299. ti_qspi_cs_deactivate(priv);
  300. }
  301. void spi_init(void)
  302. {
  303. /* nothing to do */
  304. }
  305. static void ti_spi_setup_spi_register(struct ti_qspi_priv *priv)
  306. {
  307. u32 memval = 0;
  308. #ifdef CONFIG_QSPI_QUAD_SUPPORT
  309. struct spi_slave *slave = &priv->slave;
  310. memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
  311. QSPI_SETUP0_NUM_D_BYTES_8_BITS |
  312. QSPI_SETUP0_READ_QUAD | QSPI_CMD_WRITE |
  313. QSPI_NUM_DUMMY_BITS);
  314. slave->mode |= SPI_RX_QUAD;
  315. #else
  316. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  317. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  318. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  319. QSPI_NUM_DUMMY_BITS;
  320. #endif
  321. writel(memval, &priv->base->setup0);
  322. }
  323. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  324. unsigned int max_hz, unsigned int mode)
  325. {
  326. struct ti_qspi_priv *priv;
  327. #ifdef CONFIG_AM43XX
  328. gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
  329. gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
  330. #endif
  331. priv = spi_alloc_slave(struct ti_qspi_priv, bus, cs);
  332. if (!priv) {
  333. printf("SPI_error: Fail to allocate ti_qspi_priv\n");
  334. return NULL;
  335. }
  336. priv->base = (struct ti_qspi_regs *)QSPI_BASE;
  337. priv->mode = mode;
  338. #if defined(CONFIG_DRA7XX)
  339. priv->ctrl_mod_mmap = (void *)CORE_CTRL_IO;
  340. priv->slave.memory_map = (void *)MMAP_START_ADDR_DRA;
  341. priv->fclk = QSPI_DRA7XX_FCLK;
  342. #else
  343. priv->slave.memory_map = (void *)MMAP_START_ADDR_AM43x;
  344. priv->fclk = QSPI_FCLK;
  345. #endif
  346. ti_spi_set_speed(priv, max_hz);
  347. #ifdef CONFIG_TI_SPI_MMAP
  348. ti_spi_setup_spi_register(priv);
  349. #endif
  350. return &priv->slave;
  351. }
  352. void spi_free_slave(struct spi_slave *slave)
  353. {
  354. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  355. free(priv);
  356. }
  357. int spi_claim_bus(struct spi_slave *slave)
  358. {
  359. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  360. debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
  361. __ti_qspi_set_mode(priv, priv->mode);
  362. return __ti_qspi_claim_bus(priv, priv->slave.cs);
  363. }
  364. void spi_release_bus(struct spi_slave *slave)
  365. {
  366. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  367. debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
  368. __ti_qspi_release_bus(priv);
  369. }
  370. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  371. void *din, unsigned long flags)
  372. {
  373. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  374. debug("spi_xfer: bus:%i cs:%i bitlen:%i flags:%lx\n",
  375. priv->slave.bus, priv->slave.cs, bitlen, flags);
  376. return __ti_qspi_xfer(priv, bitlen, dout, din, flags, priv->slave.cs);
  377. }
  378. #else /* CONFIG_DM_SPI */
  379. static void __ti_qspi_setup_memorymap(struct ti_qspi_priv *priv,
  380. struct spi_slave *slave,
  381. bool enable)
  382. {
  383. u32 memval;
  384. u32 mode = slave->mode & (SPI_RX_QUAD | SPI_RX_DUAL);
  385. if (!enable) {
  386. writel(0, &priv->base->setup0);
  387. return;
  388. }
  389. memval = QSPI_SETUP0_NUM_A_BYTES | QSPI_CMD_WRITE | QSPI_NUM_DUMMY_BITS;
  390. switch (mode) {
  391. case SPI_RX_QUAD:
  392. memval |= QSPI_CMD_READ_QUAD;
  393. memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
  394. memval |= QSPI_SETUP0_READ_QUAD;
  395. slave->mode |= SPI_RX_QUAD;
  396. break;
  397. case SPI_RX_DUAL:
  398. memval |= QSPI_CMD_READ_DUAL;
  399. memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
  400. memval |= QSPI_SETUP0_READ_DUAL;
  401. break;
  402. default:
  403. memval |= QSPI_CMD_READ;
  404. memval |= QSPI_SETUP0_NUM_D_BYTES_NO_BITS;
  405. memval |= QSPI_SETUP0_READ_NORMAL;
  406. break;
  407. }
  408. writel(memval, &priv->base->setup0);
  409. }
  410. static int ti_qspi_set_speed(struct udevice *bus, uint max_hz)
  411. {
  412. struct ti_qspi_priv *priv = dev_get_priv(bus);
  413. ti_spi_set_speed(priv, max_hz);
  414. return 0;
  415. }
  416. static int ti_qspi_set_mode(struct udevice *bus, uint mode)
  417. {
  418. struct ti_qspi_priv *priv = dev_get_priv(bus);
  419. return __ti_qspi_set_mode(priv, mode);
  420. }
  421. static int ti_qspi_claim_bus(struct udevice *dev)
  422. {
  423. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  424. struct spi_slave *slave = dev_get_parent_priv(dev);
  425. struct ti_qspi_priv *priv;
  426. struct udevice *bus;
  427. bus = dev->parent;
  428. priv = dev_get_priv(bus);
  429. if (slave_plat->cs > priv->num_cs) {
  430. debug("invalid qspi chip select\n");
  431. return -EINVAL;
  432. }
  433. __ti_qspi_setup_memorymap(priv, slave, true);
  434. return __ti_qspi_claim_bus(priv, slave_plat->cs);
  435. }
  436. static int ti_qspi_release_bus(struct udevice *dev)
  437. {
  438. struct spi_slave *slave = dev_get_parent_priv(dev);
  439. struct ti_qspi_priv *priv;
  440. struct udevice *bus;
  441. bus = dev->parent;
  442. priv = dev_get_priv(bus);
  443. __ti_qspi_setup_memorymap(priv, slave, false);
  444. __ti_qspi_release_bus(priv);
  445. return 0;
  446. }
  447. static int ti_qspi_xfer(struct udevice *dev, unsigned int bitlen,
  448. const void *dout, void *din, unsigned long flags)
  449. {
  450. struct dm_spi_slave_platdata *slave = dev_get_parent_platdata(dev);
  451. struct ti_qspi_priv *priv;
  452. struct udevice *bus;
  453. bus = dev->parent;
  454. priv = dev_get_priv(bus);
  455. if (slave->cs > priv->num_cs) {
  456. debug("invalid qspi chip select\n");
  457. return -EINVAL;
  458. }
  459. return __ti_qspi_xfer(priv, bitlen, dout, din, flags, slave->cs);
  460. }
  461. static int ti_qspi_probe(struct udevice *bus)
  462. {
  463. struct ti_qspi_priv *priv = dev_get_priv(bus);
  464. priv->fclk = dev_get_driver_data(bus);
  465. return 0;
  466. }
  467. static void *map_syscon_chipselects(struct udevice *bus)
  468. {
  469. #if CONFIG_IS_ENABLED(SYSCON)
  470. struct udevice *syscon;
  471. struct regmap *regmap;
  472. const fdt32_t *cell;
  473. int len, err;
  474. err = uclass_get_device_by_phandle(UCLASS_SYSCON, bus,
  475. "syscon-chipselects", &syscon);
  476. if (err) {
  477. debug("%s: unable to find syscon device (%d)\n", __func__,
  478. err);
  479. return NULL;
  480. }
  481. regmap = syscon_get_regmap(syscon);
  482. if (IS_ERR(regmap)) {
  483. debug("%s: unable to find regmap (%ld)\n", __func__,
  484. PTR_ERR(regmap));
  485. return NULL;
  486. }
  487. cell = fdt_getprop(gd->fdt_blob, bus->of_offset, "syscon-chipselects",
  488. &len);
  489. if (len < 2*sizeof(fdt32_t)) {
  490. debug("%s: offset not available\n", __func__);
  491. return NULL;
  492. }
  493. return fdtdec_get_number(cell + 1, 1) + regmap_get_range(regmap, 0);
  494. #else
  495. fdt_addr_t addr;
  496. addr = dev_get_addr_index(bus, 2);
  497. return (addr == FDT_ADDR_T_NONE) ? NULL :
  498. map_physmem(addr, 0, MAP_NOCACHE);
  499. #endif
  500. }
  501. static int ti_qspi_ofdata_to_platdata(struct udevice *bus)
  502. {
  503. struct ti_qspi_priv *priv = dev_get_priv(bus);
  504. const void *blob = gd->fdt_blob;
  505. int node = bus->of_offset;
  506. priv->ctrl_mod_mmap = map_syscon_chipselects(bus);
  507. priv->base = map_physmem(dev_get_addr(bus), sizeof(struct ti_qspi_regs),
  508. MAP_NOCACHE);
  509. priv->memory_map = map_physmem(dev_get_addr_index(bus, 1), 0,
  510. MAP_NOCACHE);
  511. priv->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency", -1);
  512. if (priv->max_hz < 0) {
  513. debug("Error: Max frequency missing\n");
  514. return -ENODEV;
  515. }
  516. priv->num_cs = fdtdec_get_int(blob, node, "num-cs", 4);
  517. debug("%s: regs=<0x%x>, max-frequency=%d\n", __func__,
  518. (int)priv->base, priv->max_hz);
  519. return 0;
  520. }
  521. static int ti_qspi_child_pre_probe(struct udevice *dev)
  522. {
  523. struct spi_slave *slave = dev_get_parent_priv(dev);
  524. struct udevice *bus = dev_get_parent(dev);
  525. struct ti_qspi_priv *priv = dev_get_priv(bus);
  526. slave->memory_map = priv->memory_map;
  527. return 0;
  528. }
  529. static const struct dm_spi_ops ti_qspi_ops = {
  530. .claim_bus = ti_qspi_claim_bus,
  531. .release_bus = ti_qspi_release_bus,
  532. .xfer = ti_qspi_xfer,
  533. .set_speed = ti_qspi_set_speed,
  534. .set_mode = ti_qspi_set_mode,
  535. };
  536. static const struct udevice_id ti_qspi_ids[] = {
  537. { .compatible = "ti,dra7xxx-qspi", .data = QSPI_DRA7XX_FCLK},
  538. { .compatible = "ti,am4372-qspi", .data = QSPI_FCLK},
  539. { }
  540. };
  541. U_BOOT_DRIVER(ti_qspi) = {
  542. .name = "ti_qspi",
  543. .id = UCLASS_SPI,
  544. .of_match = ti_qspi_ids,
  545. .ops = &ti_qspi_ops,
  546. .ofdata_to_platdata = ti_qspi_ofdata_to_platdata,
  547. .priv_auto_alloc_size = sizeof(struct ti_qspi_priv),
  548. .probe = ti_qspi_probe,
  549. .child_pre_probe = ti_qspi_child_pre_probe,
  550. };
  551. #endif /* CONFIG_DM_SPI */