sh_spi.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * SH SPI driver
  3. *
  4. * Copyright (C) 2011-2012 Renesas Solutions Corp.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <console.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <asm/io.h>
  13. #include "sh_spi.h"
  14. static void sh_spi_write(unsigned long data, unsigned long *reg)
  15. {
  16. writel(data, reg);
  17. }
  18. static unsigned long sh_spi_read(unsigned long *reg)
  19. {
  20. return readl(reg);
  21. }
  22. static void sh_spi_set_bit(unsigned long val, unsigned long *reg)
  23. {
  24. unsigned long tmp;
  25. tmp = sh_spi_read(reg);
  26. tmp |= val;
  27. sh_spi_write(tmp, reg);
  28. }
  29. static void sh_spi_clear_bit(unsigned long val, unsigned long *reg)
  30. {
  31. unsigned long tmp;
  32. tmp = sh_spi_read(reg);
  33. tmp &= ~val;
  34. sh_spi_write(tmp, reg);
  35. }
  36. static void clear_fifo(struct sh_spi *ss)
  37. {
  38. sh_spi_set_bit(SH_SPI_RSTF, &ss->regs->cr2);
  39. sh_spi_clear_bit(SH_SPI_RSTF, &ss->regs->cr2);
  40. }
  41. static int recvbuf_wait(struct sh_spi *ss)
  42. {
  43. while (sh_spi_read(&ss->regs->cr1) & SH_SPI_RBE) {
  44. if (ctrlc())
  45. return 1;
  46. udelay(10);
  47. }
  48. return 0;
  49. }
  50. static int write_fifo_empty_wait(struct sh_spi *ss)
  51. {
  52. while (!(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBE)) {
  53. if (ctrlc())
  54. return 1;
  55. udelay(10);
  56. }
  57. return 0;
  58. }
  59. void spi_init(void)
  60. {
  61. }
  62. static void sh_spi_set_cs(struct sh_spi *ss, unsigned int cs)
  63. {
  64. unsigned long val = 0;
  65. if (cs & 0x01)
  66. val |= SH_SPI_SSS0;
  67. if (cs & 0x02)
  68. val |= SH_SPI_SSS1;
  69. sh_spi_clear_bit(SH_SPI_SSS0 | SH_SPI_SSS1, &ss->regs->cr4);
  70. sh_spi_set_bit(val, &ss->regs->cr4);
  71. }
  72. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  73. unsigned int max_hz, unsigned int mode)
  74. {
  75. struct sh_spi *ss;
  76. if (!spi_cs_is_valid(bus, cs))
  77. return NULL;
  78. ss = spi_alloc_slave(struct sh_spi, bus, cs);
  79. if (!ss)
  80. return NULL;
  81. ss->regs = (struct sh_spi_regs *)CONFIG_SH_SPI_BASE;
  82. /* SPI sycle stop */
  83. sh_spi_write(0xfe, &ss->regs->cr1);
  84. /* CR1 init */
  85. sh_spi_write(0x00, &ss->regs->cr1);
  86. /* CR3 init */
  87. sh_spi_write(0x00, &ss->regs->cr3);
  88. sh_spi_set_cs(ss, cs);
  89. clear_fifo(ss);
  90. /* 1/8 clock */
  91. sh_spi_write(sh_spi_read(&ss->regs->cr2) | 0x07, &ss->regs->cr2);
  92. udelay(10);
  93. return &ss->slave;
  94. }
  95. void spi_free_slave(struct spi_slave *slave)
  96. {
  97. struct sh_spi *spi = to_sh_spi(slave);
  98. free(spi);
  99. }
  100. int spi_claim_bus(struct spi_slave *slave)
  101. {
  102. return 0;
  103. }
  104. void spi_release_bus(struct spi_slave *slave)
  105. {
  106. struct sh_spi *ss = to_sh_spi(slave);
  107. sh_spi_write(sh_spi_read(&ss->regs->cr1) &
  108. ~(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD), &ss->regs->cr1);
  109. }
  110. static int sh_spi_send(struct sh_spi *ss, const unsigned char *tx_data,
  111. unsigned int len, unsigned long flags)
  112. {
  113. int i, cur_len, ret = 0;
  114. int remain = (int)len;
  115. if (len >= SH_SPI_FIFO_SIZE)
  116. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  117. while (remain > 0) {
  118. cur_len = (remain < SH_SPI_FIFO_SIZE) ?
  119. remain : SH_SPI_FIFO_SIZE;
  120. for (i = 0; i < cur_len &&
  121. !(sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) &&
  122. !(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBF);
  123. i++)
  124. sh_spi_write(tx_data[i], &ss->regs->tbr_rbr);
  125. cur_len = i;
  126. if (sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) {
  127. /* Abort the transaction */
  128. flags |= SPI_XFER_END;
  129. sh_spi_set_bit(SH_SPI_WPABRT, &ss->regs->cr4);
  130. ret = 1;
  131. break;
  132. }
  133. remain -= cur_len;
  134. tx_data += cur_len;
  135. if (remain > 0)
  136. write_fifo_empty_wait(ss);
  137. }
  138. if (flags & SPI_XFER_END) {
  139. sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
  140. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  141. udelay(100);
  142. write_fifo_empty_wait(ss);
  143. }
  144. return ret;
  145. }
  146. static int sh_spi_receive(struct sh_spi *ss, unsigned char *rx_data,
  147. unsigned int len, unsigned long flags)
  148. {
  149. int i;
  150. if (len > SH_SPI_MAX_BYTE)
  151. sh_spi_write(SH_SPI_MAX_BYTE, &ss->regs->cr3);
  152. else
  153. sh_spi_write(len, &ss->regs->cr3);
  154. sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
  155. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  156. for (i = 0; i < len; i++) {
  157. if (recvbuf_wait(ss))
  158. return 0;
  159. rx_data[i] = (unsigned char)sh_spi_read(&ss->regs->tbr_rbr);
  160. }
  161. sh_spi_write(0, &ss->regs->cr3);
  162. return 0;
  163. }
  164. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  165. void *din, unsigned long flags)
  166. {
  167. struct sh_spi *ss = to_sh_spi(slave);
  168. const unsigned char *tx_data = dout;
  169. unsigned char *rx_data = din;
  170. unsigned int len = bitlen / 8;
  171. int ret = 0;
  172. if (flags & SPI_XFER_BEGIN)
  173. sh_spi_write(sh_spi_read(&ss->regs->cr1) & ~SH_SPI_SSA,
  174. &ss->regs->cr1);
  175. if (tx_data)
  176. ret = sh_spi_send(ss, tx_data, len, flags);
  177. if (ret == 0 && rx_data)
  178. ret = sh_spi_receive(ss, rx_data, len, flags);
  179. if (flags & SPI_XFER_END) {
  180. sh_spi_set_bit(SH_SPI_SSD, &ss->regs->cr1);
  181. udelay(100);
  182. sh_spi_clear_bit(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD,
  183. &ss->regs->cr1);
  184. clear_fifo(ss);
  185. }
  186. return ret;
  187. }
  188. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  189. {
  190. if (!bus && cs < SH_SPI_NUM_CS)
  191. return 1;
  192. else
  193. return 0;
  194. }
  195. void spi_cs_activate(struct spi_slave *slave)
  196. {
  197. }
  198. void spi_cs_deactivate(struct spi_slave *slave)
  199. {
  200. }