rk_spi.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * spi driver for rockchip
  3. *
  4. * (C) Copyright 2015 Google, Inc
  5. *
  6. * (C) Copyright 2008-2013 Rockchip Electronics
  7. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <dt-structs.h>
  15. #include <errno.h>
  16. #include <spi.h>
  17. #include <linux/errno.h>
  18. #include <asm/io.h>
  19. #include <asm/arch/clock.h>
  20. #include <asm/arch/periph.h>
  21. #include <dm/pinctrl.h>
  22. #include "rk_spi.h"
  23. DECLARE_GLOBAL_DATA_PTR;
  24. /* Change to 1 to output registers at the start of each transaction */
  25. #define DEBUG_RK_SPI 0
  26. struct rockchip_spi_platdata {
  27. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  28. struct dtd_rockchip_rk3288_spi of_plat;
  29. #endif
  30. s32 frequency; /* Default clock frequency, -1 for none */
  31. fdt_addr_t base;
  32. uint deactivate_delay_us; /* Delay to wait after deactivate */
  33. uint activate_delay_us; /* Delay to wait after activate */
  34. };
  35. struct rockchip_spi_priv {
  36. struct rockchip_spi *regs;
  37. struct clk clk;
  38. unsigned int max_freq;
  39. unsigned int mode;
  40. ulong last_transaction_us; /* Time of last transaction end */
  41. u8 bits_per_word; /* max 16 bits per word */
  42. u8 n_bytes;
  43. unsigned int speed_hz;
  44. unsigned int last_speed_hz;
  45. unsigned int tmode;
  46. uint input_rate;
  47. };
  48. #define SPI_FIFO_DEPTH 32
  49. static void rkspi_dump_regs(struct rockchip_spi *regs)
  50. {
  51. debug("ctrl0: \t\t0x%08x\n", readl(&regs->ctrlr0));
  52. debug("ctrl1: \t\t0x%08x\n", readl(&regs->ctrlr1));
  53. debug("ssienr: \t\t0x%08x\n", readl(&regs->enr));
  54. debug("ser: \t\t0x%08x\n", readl(&regs->ser));
  55. debug("baudr: \t\t0x%08x\n", readl(&regs->baudr));
  56. debug("txftlr: \t\t0x%08x\n", readl(&regs->txftlr));
  57. debug("rxftlr: \t\t0x%08x\n", readl(&regs->rxftlr));
  58. debug("txflr: \t\t0x%08x\n", readl(&regs->txflr));
  59. debug("rxflr: \t\t0x%08x\n", readl(&regs->rxflr));
  60. debug("sr: \t\t0x%08x\n", readl(&regs->sr));
  61. debug("imr: \t\t0x%08x\n", readl(&regs->imr));
  62. debug("isr: \t\t0x%08x\n", readl(&regs->isr));
  63. debug("dmacr: \t\t0x%08x\n", readl(&regs->dmacr));
  64. debug("dmatdlr: \t0x%08x\n", readl(&regs->dmatdlr));
  65. debug("dmardlr: \t0x%08x\n", readl(&regs->dmardlr));
  66. }
  67. static void rkspi_enable_chip(struct rockchip_spi *regs, bool enable)
  68. {
  69. writel(enable ? 1 : 0, &regs->enr);
  70. }
  71. static void rkspi_set_clk(struct rockchip_spi_priv *priv, uint speed)
  72. {
  73. uint clk_div;
  74. clk_div = clk_get_divisor(priv->input_rate, speed);
  75. debug("spi speed %u, div %u\n", speed, clk_div);
  76. writel(clk_div, &priv->regs->baudr);
  77. priv->last_speed_hz = speed;
  78. }
  79. static int rkspi_wait_till_not_busy(struct rockchip_spi *regs)
  80. {
  81. unsigned long start;
  82. start = get_timer(0);
  83. while (readl(&regs->sr) & SR_BUSY) {
  84. if (get_timer(start) > ROCKCHIP_SPI_TIMEOUT_MS) {
  85. debug("RK SPI: Status keeps busy for 1000us after a read/write!\n");
  86. return -ETIMEDOUT;
  87. }
  88. }
  89. return 0;
  90. }
  91. static void spi_cs_activate(struct udevice *dev, uint cs)
  92. {
  93. struct udevice *bus = dev->parent;
  94. struct rockchip_spi_platdata *plat = bus->platdata;
  95. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  96. struct rockchip_spi *regs = priv->regs;
  97. /* If it's too soon to do another transaction, wait */
  98. if (plat->deactivate_delay_us && priv->last_transaction_us) {
  99. ulong delay_us; /* The delay completed so far */
  100. delay_us = timer_get_us() - priv->last_transaction_us;
  101. if (delay_us < plat->deactivate_delay_us)
  102. udelay(plat->deactivate_delay_us - delay_us);
  103. }
  104. debug("activate cs%u\n", cs);
  105. writel(1 << cs, &regs->ser);
  106. if (plat->activate_delay_us)
  107. udelay(plat->activate_delay_us);
  108. }
  109. static void spi_cs_deactivate(struct udevice *dev, uint cs)
  110. {
  111. struct udevice *bus = dev->parent;
  112. struct rockchip_spi_platdata *plat = bus->platdata;
  113. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  114. struct rockchip_spi *regs = priv->regs;
  115. debug("deactivate cs%u\n", cs);
  116. writel(0, &regs->ser);
  117. /* Remember time of this transaction so we can honour the bus delay */
  118. if (plat->deactivate_delay_us)
  119. priv->last_transaction_us = timer_get_us();
  120. }
  121. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  122. static int conv_of_platdata(struct udevice *dev)
  123. {
  124. struct rockchip_spi_platdata *plat = dev->platdata;
  125. struct dtd_rockchip_rk3288_spi *dtplat = &plat->of_plat;
  126. struct rockchip_spi_priv *priv = dev_get_priv(dev);
  127. int ret;
  128. plat->base = dtplat->reg[0];
  129. plat->frequency = 20000000;
  130. ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk);
  131. if (ret < 0)
  132. return ret;
  133. dev->req_seq = 0;
  134. return 0;
  135. }
  136. #endif
  137. static int rockchip_spi_ofdata_to_platdata(struct udevice *bus)
  138. {
  139. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  140. struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
  141. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  142. const void *blob = gd->fdt_blob;
  143. int node = bus->of_offset;
  144. int ret;
  145. plat->base = dev_get_addr(bus);
  146. ret = clk_get_by_index(bus, 0, &priv->clk);
  147. if (ret < 0) {
  148. debug("%s: Could not get clock for %s: %d\n", __func__,
  149. bus->name, ret);
  150. return ret;
  151. }
  152. plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
  153. 50000000);
  154. plat->deactivate_delay_us = fdtdec_get_int(blob, node,
  155. "spi-deactivate-delay", 0);
  156. plat->activate_delay_us = fdtdec_get_int(blob, node,
  157. "spi-activate-delay", 0);
  158. debug("%s: base=%x, max-frequency=%d, deactivate_delay=%d\n",
  159. __func__, (uint)plat->base, plat->frequency,
  160. plat->deactivate_delay_us);
  161. #endif
  162. return 0;
  163. }
  164. static int rockchip_spi_probe(struct udevice *bus)
  165. {
  166. struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
  167. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  168. int ret;
  169. debug("%s: probe\n", __func__);
  170. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  171. ret = conv_of_platdata(bus);
  172. if (ret)
  173. return ret;
  174. #endif
  175. priv->regs = (struct rockchip_spi *)plat->base;
  176. priv->last_transaction_us = timer_get_us();
  177. priv->max_freq = plat->frequency;
  178. /*
  179. * Use 99 MHz as our clock since it divides nicely into 594 MHz which
  180. * is the assumed speed for CLK_GENERAL.
  181. */
  182. ret = clk_set_rate(&priv->clk, 99000000);
  183. if (ret < 0) {
  184. debug("%s: Failed to set clock: %d\n", __func__, ret);
  185. return ret;
  186. }
  187. priv->input_rate = ret;
  188. debug("%s: rate = %u\n", __func__, priv->input_rate);
  189. priv->bits_per_word = 8;
  190. priv->tmode = TMOD_TR; /* Tx & Rx */
  191. return 0;
  192. }
  193. static int rockchip_spi_claim_bus(struct udevice *dev)
  194. {
  195. struct udevice *bus = dev->parent;
  196. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  197. struct rockchip_spi *regs = priv->regs;
  198. u8 spi_dfs, spi_tf;
  199. uint ctrlr0;
  200. /* Disable the SPI hardware */
  201. rkspi_enable_chip(regs, 0);
  202. switch (priv->bits_per_word) {
  203. case 8:
  204. priv->n_bytes = 1;
  205. spi_dfs = DFS_8BIT;
  206. spi_tf = HALF_WORD_OFF;
  207. break;
  208. case 16:
  209. priv->n_bytes = 2;
  210. spi_dfs = DFS_16BIT;
  211. spi_tf = HALF_WORD_ON;
  212. break;
  213. default:
  214. debug("%s: unsupported bits: %dbits\n", __func__,
  215. priv->bits_per_word);
  216. return -EPROTONOSUPPORT;
  217. }
  218. if (priv->speed_hz != priv->last_speed_hz)
  219. rkspi_set_clk(priv, priv->speed_hz);
  220. /* Operation Mode */
  221. ctrlr0 = OMOD_MASTER << OMOD_SHIFT;
  222. /* Data Frame Size */
  223. ctrlr0 |= spi_dfs << DFS_SHIFT;
  224. /* set SPI mode 0..3 */
  225. if (priv->mode & SPI_CPOL)
  226. ctrlr0 |= SCOL_HIGH << SCOL_SHIFT;
  227. if (priv->mode & SPI_CPHA)
  228. ctrlr0 |= SCPH_TOGSTA << SCPH_SHIFT;
  229. /* Chip Select Mode */
  230. ctrlr0 |= CSM_KEEP << CSM_SHIFT;
  231. /* SSN to Sclk_out delay */
  232. ctrlr0 |= SSN_DELAY_ONE << SSN_DELAY_SHIFT;
  233. /* Serial Endian Mode */
  234. ctrlr0 |= SEM_LITTLE << SEM_SHIFT;
  235. /* First Bit Mode */
  236. ctrlr0 |= FBM_MSB << FBM_SHIFT;
  237. /* Byte and Halfword Transform */
  238. ctrlr0 |= spi_tf << HALF_WORD_TX_SHIFT;
  239. /* Rxd Sample Delay */
  240. ctrlr0 |= 0 << RXDSD_SHIFT;
  241. /* Frame Format */
  242. ctrlr0 |= FRF_SPI << FRF_SHIFT;
  243. /* Tx and Rx mode */
  244. ctrlr0 |= (priv->tmode & TMOD_MASK) << TMOD_SHIFT;
  245. writel(ctrlr0, &regs->ctrlr0);
  246. return 0;
  247. }
  248. static int rockchip_spi_release_bus(struct udevice *dev)
  249. {
  250. struct udevice *bus = dev->parent;
  251. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  252. rkspi_enable_chip(priv->regs, false);
  253. return 0;
  254. }
  255. static int rockchip_spi_xfer(struct udevice *dev, unsigned int bitlen,
  256. const void *dout, void *din, unsigned long flags)
  257. {
  258. struct udevice *bus = dev->parent;
  259. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  260. struct rockchip_spi *regs = priv->regs;
  261. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  262. int len = bitlen >> 3;
  263. const u8 *out = dout;
  264. u8 *in = din;
  265. int toread, towrite;
  266. int ret;
  267. debug("%s: dout=%p, din=%p, len=%x, flags=%lx\n", __func__, dout, din,
  268. len, flags);
  269. if (DEBUG_RK_SPI)
  270. rkspi_dump_regs(regs);
  271. /* Assert CS before transfer */
  272. if (flags & SPI_XFER_BEGIN)
  273. spi_cs_activate(dev, slave_plat->cs);
  274. while (len > 0) {
  275. int todo = min(len, 0xffff);
  276. rkspi_enable_chip(regs, false);
  277. writel(todo - 1, &regs->ctrlr1);
  278. rkspi_enable_chip(regs, true);
  279. toread = todo;
  280. towrite = todo;
  281. while (toread || towrite) {
  282. u32 status = readl(&regs->sr);
  283. if (towrite && !(status & SR_TF_FULL)) {
  284. writel(out ? *out++ : 0, regs->txdr);
  285. towrite--;
  286. }
  287. if (toread && !(status & SR_RF_EMPT)) {
  288. u32 byte = readl(regs->rxdr);
  289. if (in)
  290. *in++ = byte;
  291. toread--;
  292. }
  293. }
  294. ret = rkspi_wait_till_not_busy(regs);
  295. if (ret)
  296. break;
  297. len -= todo;
  298. }
  299. /* Deassert CS after transfer */
  300. if (flags & SPI_XFER_END)
  301. spi_cs_deactivate(dev, slave_plat->cs);
  302. rkspi_enable_chip(regs, false);
  303. return ret;
  304. }
  305. static int rockchip_spi_set_speed(struct udevice *bus, uint speed)
  306. {
  307. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  308. if (speed > ROCKCHIP_SPI_MAX_RATE)
  309. return -EINVAL;
  310. if (speed > priv->max_freq)
  311. speed = priv->max_freq;
  312. priv->speed_hz = speed;
  313. return 0;
  314. }
  315. static int rockchip_spi_set_mode(struct udevice *bus, uint mode)
  316. {
  317. struct rockchip_spi_priv *priv = dev_get_priv(bus);
  318. priv->mode = mode;
  319. return 0;
  320. }
  321. static const struct dm_spi_ops rockchip_spi_ops = {
  322. .claim_bus = rockchip_spi_claim_bus,
  323. .release_bus = rockchip_spi_release_bus,
  324. .xfer = rockchip_spi_xfer,
  325. .set_speed = rockchip_spi_set_speed,
  326. .set_mode = rockchip_spi_set_mode,
  327. /*
  328. * cs_info is not needed, since we require all chip selects to be
  329. * in the device tree explicitly
  330. */
  331. };
  332. static const struct udevice_id rockchip_spi_ids[] = {
  333. { .compatible = "rockchip,rk3288-spi" },
  334. { }
  335. };
  336. U_BOOT_DRIVER(rockchip_spi) = {
  337. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  338. .name = "rockchip_rk3288_spi",
  339. #else
  340. .name = "rockchip_spi",
  341. #endif
  342. .id = UCLASS_SPI,
  343. .of_match = rockchip_spi_ids,
  344. .ops = &rockchip_spi_ops,
  345. .ofdata_to_platdata = rockchip_spi_ofdata_to_platdata,
  346. .platdata_auto_alloc_size = sizeof(struct rockchip_spi_platdata),
  347. .priv_auto_alloc_size = sizeof(struct rockchip_spi_priv),
  348. .probe = rockchip_spi_probe,
  349. };