kirkwood_spi.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * (C) Copyright 2009
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * Derived from drivers/spi/mpc8xxx_spi.c
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <malloc.h>
  13. #include <spi.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/soc.h>
  16. #ifdef CONFIG_KIRKWOOD
  17. #include <asm/arch/mpp.h>
  18. #endif
  19. #include <asm/arch-mvebu/spi.h>
  20. static void _spi_cs_activate(struct kwspi_registers *reg)
  21. {
  22. setbits_le32(&reg->ctrl, KWSPI_CSN_ACT);
  23. }
  24. static void _spi_cs_deactivate(struct kwspi_registers *reg)
  25. {
  26. clrbits_le32(&reg->ctrl, KWSPI_CSN_ACT);
  27. }
  28. static int _spi_xfer(struct kwspi_registers *reg, unsigned int bitlen,
  29. const void *dout, void *din, unsigned long flags)
  30. {
  31. unsigned int tmpdout, tmpdin;
  32. int tm, isread = 0;
  33. debug("spi_xfer: dout %p din %p bitlen %u\n", dout, din, bitlen);
  34. if (flags & SPI_XFER_BEGIN)
  35. _spi_cs_activate(reg);
  36. /*
  37. * handle data in 8-bit chunks
  38. * TBD: 2byte xfer mode to be enabled
  39. */
  40. clrsetbits_le32(&reg->cfg, KWSPI_XFERLEN_MASK, KWSPI_XFERLEN_1BYTE);
  41. while (bitlen > 4) {
  42. debug("loopstart bitlen %d\n", bitlen);
  43. tmpdout = 0;
  44. /* Shift data so it's msb-justified */
  45. if (dout)
  46. tmpdout = *(u32 *)dout & 0xff;
  47. clrbits_le32(&reg->irq_cause, KWSPI_SMEMRDIRQ);
  48. writel(tmpdout, &reg->dout); /* Write the data out */
  49. debug("*** spi_xfer: ... %08x written, bitlen %d\n",
  50. tmpdout, bitlen);
  51. /*
  52. * Wait for SPI transmit to get out
  53. * or time out (1 second = 1000 ms)
  54. * The NE event must be read and cleared first
  55. */
  56. for (tm = 0, isread = 0; tm < KWSPI_TIMEOUT; ++tm) {
  57. if (readl(&reg->irq_cause) & KWSPI_SMEMRDIRQ) {
  58. isread = 1;
  59. tmpdin = readl(&reg->din);
  60. debug("spi_xfer: din %p..%08x read\n",
  61. din, tmpdin);
  62. if (din) {
  63. *((u8 *)din) = (u8)tmpdin;
  64. din += 1;
  65. }
  66. if (dout)
  67. dout += 1;
  68. bitlen -= 8;
  69. }
  70. if (isread)
  71. break;
  72. }
  73. if (tm >= KWSPI_TIMEOUT)
  74. printf("*** spi_xfer: Time out during SPI transfer\n");
  75. debug("loopend bitlen %d\n", bitlen);
  76. }
  77. if (flags & SPI_XFER_END)
  78. _spi_cs_deactivate(reg);
  79. return 0;
  80. }
  81. #ifndef CONFIG_DM_SPI
  82. static struct kwspi_registers *spireg =
  83. (struct kwspi_registers *)MVEBU_SPI_BASE;
  84. #ifdef CONFIG_KIRKWOOD
  85. static u32 cs_spi_mpp_back[2];
  86. #endif
  87. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  88. unsigned int max_hz, unsigned int mode)
  89. {
  90. struct spi_slave *slave;
  91. u32 data;
  92. #ifdef CONFIG_KIRKWOOD
  93. static const u32 kwspi_mpp_config[2][2] = {
  94. { MPP0_SPI_SCn, 0 }, /* if cs == 0 */
  95. { MPP7_SPI_SCn, 0 } /* if cs != 0 */
  96. };
  97. #endif
  98. if (!spi_cs_is_valid(bus, cs))
  99. return NULL;
  100. slave = spi_alloc_slave_base(bus, cs);
  101. if (!slave)
  102. return NULL;
  103. writel(KWSPI_SMEMRDY, &spireg->ctrl);
  104. /* calculate spi clock prescaller using max_hz */
  105. data = ((CONFIG_SYS_TCLK / 2) / max_hz) + 0x10;
  106. data = data < KWSPI_CLKPRESCL_MIN ? KWSPI_CLKPRESCL_MIN : data;
  107. data = data > KWSPI_CLKPRESCL_MASK ? KWSPI_CLKPRESCL_MASK : data;
  108. /* program spi clock prescaller using max_hz */
  109. writel(KWSPI_ADRLEN_3BYTE | data, &spireg->cfg);
  110. debug("data = 0x%08x\n", data);
  111. writel(KWSPI_SMEMRDIRQ, &spireg->irq_cause);
  112. writel(KWSPI_IRQMASK, &spireg->irq_mask);
  113. #ifdef CONFIG_KIRKWOOD
  114. /* program mpp registers to select SPI_CSn */
  115. kirkwood_mpp_conf(kwspi_mpp_config[cs ? 1 : 0], cs_spi_mpp_back);
  116. #endif
  117. return slave;
  118. }
  119. void spi_free_slave(struct spi_slave *slave)
  120. {
  121. #ifdef CONFIG_KIRKWOOD
  122. kirkwood_mpp_conf(cs_spi_mpp_back, NULL);
  123. #endif
  124. free(slave);
  125. }
  126. #if defined(CONFIG_SYS_KW_SPI_MPP)
  127. u32 spi_mpp_backup[4];
  128. #endif
  129. __attribute__((weak)) int board_spi_claim_bus(struct spi_slave *slave)
  130. {
  131. return 0;
  132. }
  133. int spi_claim_bus(struct spi_slave *slave)
  134. {
  135. #if defined(CONFIG_SYS_KW_SPI_MPP)
  136. u32 config;
  137. u32 spi_mpp_config[4];
  138. config = CONFIG_SYS_KW_SPI_MPP;
  139. if (config & MOSI_MPP6)
  140. spi_mpp_config[0] = MPP6_SPI_MOSI;
  141. else
  142. spi_mpp_config[0] = MPP1_SPI_MOSI;
  143. if (config & SCK_MPP10)
  144. spi_mpp_config[1] = MPP10_SPI_SCK;
  145. else
  146. spi_mpp_config[1] = MPP2_SPI_SCK;
  147. if (config & MISO_MPP11)
  148. spi_mpp_config[2] = MPP11_SPI_MISO;
  149. else
  150. spi_mpp_config[2] = MPP3_SPI_MISO;
  151. spi_mpp_config[3] = 0;
  152. spi_mpp_backup[3] = 0;
  153. /* set new spi mpp and save current mpp config */
  154. kirkwood_mpp_conf(spi_mpp_config, spi_mpp_backup);
  155. #endif
  156. return board_spi_claim_bus(slave);
  157. }
  158. __attribute__((weak)) void board_spi_release_bus(struct spi_slave *slave)
  159. {
  160. }
  161. void spi_release_bus(struct spi_slave *slave)
  162. {
  163. #if defined(CONFIG_SYS_KW_SPI_MPP)
  164. kirkwood_mpp_conf(spi_mpp_backup, NULL);
  165. #endif
  166. board_spi_release_bus(slave);
  167. }
  168. #ifndef CONFIG_SPI_CS_IS_VALID
  169. /*
  170. * you can define this function board specific
  171. * define above CONFIG in board specific config file and
  172. * provide the function in board specific src file
  173. */
  174. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  175. {
  176. return bus == 0 && (cs == 0 || cs == 1);
  177. }
  178. #endif
  179. void spi_init(void)
  180. {
  181. }
  182. void spi_cs_activate(struct spi_slave *slave)
  183. {
  184. _spi_cs_activate(spireg);
  185. }
  186. void spi_cs_deactivate(struct spi_slave *slave)
  187. {
  188. _spi_cs_deactivate(spireg);
  189. }
  190. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  191. const void *dout, void *din, unsigned long flags)
  192. {
  193. return _spi_xfer(spireg, bitlen, dout, din, flags);
  194. }
  195. #else
  196. /* Here now the DM part */
  197. struct mvebu_spi_platdata {
  198. struct kwspi_registers *spireg;
  199. };
  200. struct mvebu_spi_priv {
  201. struct kwspi_registers *spireg;
  202. };
  203. static int mvebu_spi_set_speed(struct udevice *bus, uint hz)
  204. {
  205. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  206. struct kwspi_registers *reg = plat->spireg;
  207. u32 data;
  208. /* calculate spi clock prescaller using max_hz */
  209. data = ((CONFIG_SYS_TCLK / 2) / hz) + 0x10;
  210. data = data < KWSPI_CLKPRESCL_MIN ? KWSPI_CLKPRESCL_MIN : data;
  211. data = data > KWSPI_CLKPRESCL_MASK ? KWSPI_CLKPRESCL_MASK : data;
  212. /* program spi clock prescaler using max_hz */
  213. writel(KWSPI_ADRLEN_3BYTE | data, &reg->cfg);
  214. debug("data = 0x%08x\n", data);
  215. return 0;
  216. }
  217. static int mvebu_spi_set_mode(struct udevice *bus, uint mode)
  218. {
  219. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  220. struct kwspi_registers *reg = plat->spireg;
  221. u32 data = readl(&reg->cfg);
  222. data &= ~(KWSPI_CPHA | KWSPI_CPOL | KWSPI_RXLSBF | KWSPI_TXLSBF);
  223. if (mode & SPI_CPHA)
  224. data |= KWSPI_CPHA;
  225. if (mode & SPI_CPOL)
  226. data |= KWSPI_CPOL;
  227. if (mode & SPI_LSB_FIRST)
  228. data |= (KWSPI_RXLSBF | KWSPI_TXLSBF);
  229. writel(data, &reg->cfg);
  230. return 0;
  231. }
  232. static int mvebu_spi_xfer(struct udevice *dev, unsigned int bitlen,
  233. const void *dout, void *din, unsigned long flags)
  234. {
  235. struct udevice *bus = dev->parent;
  236. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  237. return _spi_xfer(plat->spireg, bitlen, dout, din, flags);
  238. }
  239. static int mvebu_spi_claim_bus(struct udevice *dev)
  240. {
  241. struct udevice *bus = dev->parent;
  242. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  243. /* Configure the chip-select in the CTRL register */
  244. clrsetbits_le32(&plat->spireg->ctrl,
  245. KWSPI_CS_MASK << KWSPI_CS_SHIFT,
  246. spi_chip_select(dev) << KWSPI_CS_SHIFT);
  247. return 0;
  248. }
  249. static int mvebu_spi_probe(struct udevice *bus)
  250. {
  251. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  252. struct kwspi_registers *reg = plat->spireg;
  253. writel(KWSPI_SMEMRDY, &reg->ctrl);
  254. writel(KWSPI_SMEMRDIRQ, &reg->irq_cause);
  255. writel(KWSPI_IRQMASK, &reg->irq_mask);
  256. return 0;
  257. }
  258. static int mvebu_spi_ofdata_to_platdata(struct udevice *bus)
  259. {
  260. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  261. plat->spireg = (struct kwspi_registers *)dev_get_addr(bus);
  262. return 0;
  263. }
  264. static const struct dm_spi_ops mvebu_spi_ops = {
  265. .claim_bus = mvebu_spi_claim_bus,
  266. .xfer = mvebu_spi_xfer,
  267. .set_speed = mvebu_spi_set_speed,
  268. .set_mode = mvebu_spi_set_mode,
  269. /*
  270. * cs_info is not needed, since we require all chip selects to be
  271. * in the device tree explicitly
  272. */
  273. };
  274. static const struct udevice_id mvebu_spi_ids[] = {
  275. { .compatible = "marvell,armada-375-spi" },
  276. { .compatible = "marvell,armada-380-spi" },
  277. { .compatible = "marvell,armada-xp-spi" },
  278. { }
  279. };
  280. U_BOOT_DRIVER(mvebu_spi) = {
  281. .name = "mvebu_spi",
  282. .id = UCLASS_SPI,
  283. .of_match = mvebu_spi_ids,
  284. .ops = &mvebu_spi_ops,
  285. .ofdata_to_platdata = mvebu_spi_ofdata_to_platdata,
  286. .platdata_auto_alloc_size = sizeof(struct mvebu_spi_platdata),
  287. .priv_auto_alloc_size = sizeof(struct mvebu_spi_priv),
  288. .probe = mvebu_spi_probe,
  289. };
  290. #endif