ich.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * This file is derived from the flashrom project.
  7. */
  8. #ifndef _ICH_H_
  9. #define _ICH_H_
  10. struct ich7_spi_regs {
  11. uint16_t spis;
  12. uint16_t spic;
  13. uint32_t spia;
  14. uint64_t spid[8];
  15. uint64_t _pad;
  16. uint32_t bbar;
  17. uint16_t preop;
  18. uint16_t optype;
  19. uint8_t opmenu[8];
  20. } __packed;
  21. struct ich9_spi_regs {
  22. uint32_t bfpr; /* 0x00 */
  23. uint16_t hsfs;
  24. uint16_t hsfc;
  25. uint32_t faddr;
  26. uint32_t _reserved0;
  27. uint32_t fdata[16]; /* 0x10 */
  28. uint32_t frap; /* 0x50 */
  29. uint32_t freg[5];
  30. uint32_t _reserved1[3];
  31. uint32_t pr[5]; /* 0x74 */
  32. uint32_t _reserved2[2];
  33. uint8_t ssfs; /* 0x90 */
  34. uint8_t ssfc[3];
  35. uint16_t preop; /* 0x94 */
  36. uint16_t optype;
  37. uint8_t opmenu[8]; /* 0x98 */
  38. uint32_t bbar;
  39. uint8_t _reserved3[12];
  40. uint32_t fdoc; /* 0xb0 */
  41. uint32_t fdod;
  42. uint8_t _reserved4[8];
  43. uint32_t afc; /* 0xc0 */
  44. uint32_t lvscc;
  45. uint32_t uvscc;
  46. uint8_t _reserved5[4];
  47. uint32_t fpb; /* 0xd0 */
  48. uint8_t _reserved6[28];
  49. uint32_t srdl; /* 0xf0 */
  50. uint32_t srdc;
  51. uint32_t scs;
  52. uint32_t bcr;
  53. } __packed;
  54. enum {
  55. SPIS_SCIP = 0x0001,
  56. SPIS_GRANT = 0x0002,
  57. SPIS_CDS = 0x0004,
  58. SPIS_FCERR = 0x0008,
  59. SSFS_AEL = 0x0010,
  60. SPIS_LOCK = 0x8000,
  61. SPIS_RESERVED_MASK = 0x7ff0,
  62. SSFS_RESERVED_MASK = 0x7fe2
  63. };
  64. enum {
  65. SPIC_SCGO = 0x000002,
  66. SPIC_ACS = 0x000004,
  67. SPIC_SPOP = 0x000008,
  68. SPIC_DBC = 0x003f00,
  69. SPIC_DS = 0x004000,
  70. SPIC_SME = 0x008000,
  71. SSFC_SCF_MASK = 0x070000,
  72. SSFC_RESERVED = 0xf80000,
  73. /* Mask for speed byte, biuts 23:16 of SSFC */
  74. SSFC_SCF_33MHZ = 0x01,
  75. };
  76. enum {
  77. HSFS_FDONE = 0x0001,
  78. HSFS_FCERR = 0x0002,
  79. HSFS_AEL = 0x0004,
  80. HSFS_BERASE_MASK = 0x0018,
  81. HSFS_BERASE_SHIFT = 3,
  82. HSFS_SCIP = 0x0020,
  83. HSFS_FDOPSS = 0x2000,
  84. HSFS_FDV = 0x4000,
  85. HSFS_FLOCKDN = 0x8000
  86. };
  87. enum {
  88. HSFC_FGO = 0x0001,
  89. HSFC_FCYCLE_MASK = 0x0006,
  90. HSFC_FCYCLE_SHIFT = 1,
  91. HSFC_FDBC_MASK = 0x3f00,
  92. HSFC_FDBC_SHIFT = 8,
  93. HSFC_FSMIE = 0x8000
  94. };
  95. enum {
  96. SPI_OPCODE_TYPE_READ_NO_ADDRESS = 0,
  97. SPI_OPCODE_TYPE_WRITE_NO_ADDRESS = 1,
  98. SPI_OPCODE_TYPE_READ_WITH_ADDRESS = 2,
  99. SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS = 3
  100. };
  101. enum {
  102. ICH_MAX_CMD_LEN = 5,
  103. };
  104. struct spi_trans {
  105. uint8_t cmd[ICH_MAX_CMD_LEN];
  106. int cmd_len;
  107. const uint8_t *out;
  108. uint32_t bytesout;
  109. uint8_t *in;
  110. uint32_t bytesin;
  111. uint8_t type;
  112. uint8_t opcode;
  113. uint32_t offset;
  114. };
  115. #define SPI_OPCODE_WREN 0x06
  116. #define SPI_OPCODE_FAST_READ 0x0b
  117. enum ich_version {
  118. ICHV_7,
  119. ICHV_9,
  120. };
  121. struct ich_spi_platdata {
  122. enum ich_version ich_version; /* Controller version, 7 or 9 */
  123. };
  124. struct ich_spi_priv {
  125. int ichspi_lock;
  126. int locked;
  127. int opmenu;
  128. int menubytes;
  129. void *base; /* Base of register set */
  130. int preop;
  131. int optype;
  132. int addr;
  133. int data;
  134. unsigned databytes;
  135. int status;
  136. int control;
  137. int bbar;
  138. int bcr;
  139. uint32_t *pr; /* only for ich9 */
  140. int speed; /* pointer to speed control */
  141. ulong max_speed; /* Maximum bus speed in MHz */
  142. ulong cur_speed; /* Current bus speed */
  143. struct spi_trans trans; /* current transaction in progress */
  144. };
  145. #endif /* _ICH_H_ */