designware_spi.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Designware master SPI core controller driver
  3. *
  4. * Copyright (C) 2014 Stefan Roese <sr@denx.de>
  5. *
  6. * Very loosely based on the Linux driver:
  7. * drivers/spi/spi-dw.c, which is:
  8. * Copyright (c) 2009, Intel Corporation.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0
  11. */
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <malloc.h>
  16. #include <spi.h>
  17. #include <fdtdec.h>
  18. #include <linux/compat.h>
  19. #include <asm/io.h>
  20. #include <asm/arch/clock_manager.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. /* Register offsets */
  23. #define DW_SPI_CTRL0 0x00
  24. #define DW_SPI_CTRL1 0x04
  25. #define DW_SPI_SSIENR 0x08
  26. #define DW_SPI_MWCR 0x0c
  27. #define DW_SPI_SER 0x10
  28. #define DW_SPI_BAUDR 0x14
  29. #define DW_SPI_TXFLTR 0x18
  30. #define DW_SPI_RXFLTR 0x1c
  31. #define DW_SPI_TXFLR 0x20
  32. #define DW_SPI_RXFLR 0x24
  33. #define DW_SPI_SR 0x28
  34. #define DW_SPI_IMR 0x2c
  35. #define DW_SPI_ISR 0x30
  36. #define DW_SPI_RISR 0x34
  37. #define DW_SPI_TXOICR 0x38
  38. #define DW_SPI_RXOICR 0x3c
  39. #define DW_SPI_RXUICR 0x40
  40. #define DW_SPI_MSTICR 0x44
  41. #define DW_SPI_ICR 0x48
  42. #define DW_SPI_DMACR 0x4c
  43. #define DW_SPI_DMATDLR 0x50
  44. #define DW_SPI_DMARDLR 0x54
  45. #define DW_SPI_IDR 0x58
  46. #define DW_SPI_VERSION 0x5c
  47. #define DW_SPI_DR 0x60
  48. /* Bit fields in CTRLR0 */
  49. #define SPI_DFS_OFFSET 0
  50. #define SPI_FRF_OFFSET 4
  51. #define SPI_FRF_SPI 0x0
  52. #define SPI_FRF_SSP 0x1
  53. #define SPI_FRF_MICROWIRE 0x2
  54. #define SPI_FRF_RESV 0x3
  55. #define SPI_MODE_OFFSET 6
  56. #define SPI_SCPH_OFFSET 6
  57. #define SPI_SCOL_OFFSET 7
  58. #define SPI_TMOD_OFFSET 8
  59. #define SPI_TMOD_MASK (0x3 << SPI_TMOD_OFFSET)
  60. #define SPI_TMOD_TR 0x0 /* xmit & recv */
  61. #define SPI_TMOD_TO 0x1 /* xmit only */
  62. #define SPI_TMOD_RO 0x2 /* recv only */
  63. #define SPI_TMOD_EPROMREAD 0x3 /* eeprom read mode */
  64. #define SPI_SLVOE_OFFSET 10
  65. #define SPI_SRL_OFFSET 11
  66. #define SPI_CFS_OFFSET 12
  67. /* Bit fields in SR, 7 bits */
  68. #define SR_MASK GENMASK(6, 0) /* cover 7 bits */
  69. #define SR_BUSY BIT(0)
  70. #define SR_TF_NOT_FULL BIT(1)
  71. #define SR_TF_EMPT BIT(2)
  72. #define SR_RF_NOT_EMPT BIT(3)
  73. #define SR_RF_FULL BIT(4)
  74. #define SR_TX_ERR BIT(5)
  75. #define SR_DCOL BIT(6)
  76. #define RX_TIMEOUT 1000 /* timeout in ms */
  77. struct dw_spi_platdata {
  78. s32 frequency; /* Default clock frequency, -1 for none */
  79. void __iomem *regs;
  80. };
  81. struct dw_spi_priv {
  82. void __iomem *regs;
  83. unsigned int freq; /* Default frequency */
  84. unsigned int mode;
  85. int bits_per_word;
  86. u8 cs; /* chip select pin */
  87. u8 tmode; /* TR/TO/RO/EEPROM */
  88. u8 type; /* SPI/SSP/MicroWire */
  89. int len;
  90. u32 fifo_len; /* depth of the FIFO buffer */
  91. void *tx;
  92. void *tx_end;
  93. void *rx;
  94. void *rx_end;
  95. };
  96. static inline u32 dw_readl(struct dw_spi_priv *priv, u32 offset)
  97. {
  98. return __raw_readl(priv->regs + offset);
  99. }
  100. static inline void dw_writel(struct dw_spi_priv *priv, u32 offset, u32 val)
  101. {
  102. __raw_writel(val, priv->regs + offset);
  103. }
  104. static inline u16 dw_readw(struct dw_spi_priv *priv, u32 offset)
  105. {
  106. return __raw_readw(priv->regs + offset);
  107. }
  108. static inline void dw_writew(struct dw_spi_priv *priv, u32 offset, u16 val)
  109. {
  110. __raw_writew(val, priv->regs + offset);
  111. }
  112. static int dw_spi_ofdata_to_platdata(struct udevice *bus)
  113. {
  114. struct dw_spi_platdata *plat = bus->platdata;
  115. const void *blob = gd->fdt_blob;
  116. int node = bus->of_offset;
  117. plat->regs = (struct dw_spi *)dev_get_addr(bus);
  118. /* Use 500KHz as a suitable default */
  119. plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
  120. 500000);
  121. debug("%s: regs=%p max-frequency=%d\n", __func__, plat->regs,
  122. plat->frequency);
  123. return 0;
  124. }
  125. static inline void spi_enable_chip(struct dw_spi_priv *priv, int enable)
  126. {
  127. dw_writel(priv, DW_SPI_SSIENR, (enable ? 1 : 0));
  128. }
  129. /* Restart the controller, disable all interrupts, clean rx fifo */
  130. static void spi_hw_init(struct dw_spi_priv *priv)
  131. {
  132. spi_enable_chip(priv, 0);
  133. dw_writel(priv, DW_SPI_IMR, 0xff);
  134. spi_enable_chip(priv, 1);
  135. /*
  136. * Try to detect the FIFO depth if not set by interface driver,
  137. * the depth could be from 2 to 256 from HW spec
  138. */
  139. if (!priv->fifo_len) {
  140. u32 fifo;
  141. for (fifo = 1; fifo < 256; fifo++) {
  142. dw_writew(priv, DW_SPI_TXFLTR, fifo);
  143. if (fifo != dw_readw(priv, DW_SPI_TXFLTR))
  144. break;
  145. }
  146. priv->fifo_len = (fifo == 1) ? 0 : fifo;
  147. dw_writew(priv, DW_SPI_TXFLTR, 0);
  148. }
  149. debug("%s: fifo_len=%d\n", __func__, priv->fifo_len);
  150. }
  151. static int dw_spi_probe(struct udevice *bus)
  152. {
  153. struct dw_spi_platdata *plat = dev_get_platdata(bus);
  154. struct dw_spi_priv *priv = dev_get_priv(bus);
  155. priv->regs = plat->regs;
  156. priv->freq = plat->frequency;
  157. /* Currently only bits_per_word == 8 supported */
  158. priv->bits_per_word = 8;
  159. priv->tmode = 0; /* Tx & Rx */
  160. /* Basic HW init */
  161. spi_hw_init(priv);
  162. return 0;
  163. }
  164. /* Return the max entries we can fill into tx fifo */
  165. static inline u32 tx_max(struct dw_spi_priv *priv)
  166. {
  167. u32 tx_left, tx_room, rxtx_gap;
  168. tx_left = (priv->tx_end - priv->tx) / (priv->bits_per_word >> 3);
  169. tx_room = priv->fifo_len - dw_readw(priv, DW_SPI_TXFLR);
  170. /*
  171. * Another concern is about the tx/rx mismatch, we
  172. * thought about using (priv->fifo_len - rxflr - txflr) as
  173. * one maximum value for tx, but it doesn't cover the
  174. * data which is out of tx/rx fifo and inside the
  175. * shift registers. So a control from sw point of
  176. * view is taken.
  177. */
  178. rxtx_gap = ((priv->rx_end - priv->rx) - (priv->tx_end - priv->tx)) /
  179. (priv->bits_per_word >> 3);
  180. return min3(tx_left, tx_room, (u32)(priv->fifo_len - rxtx_gap));
  181. }
  182. /* Return the max entries we should read out of rx fifo */
  183. static inline u32 rx_max(struct dw_spi_priv *priv)
  184. {
  185. u32 rx_left = (priv->rx_end - priv->rx) / (priv->bits_per_word >> 3);
  186. return min_t(u32, rx_left, dw_readw(priv, DW_SPI_RXFLR));
  187. }
  188. static void dw_writer(struct dw_spi_priv *priv)
  189. {
  190. u32 max = tx_max(priv);
  191. u16 txw = 0;
  192. while (max--) {
  193. /* Set the tx word if the transfer's original "tx" is not null */
  194. if (priv->tx_end - priv->len) {
  195. if (priv->bits_per_word == 8)
  196. txw = *(u8 *)(priv->tx);
  197. else
  198. txw = *(u16 *)(priv->tx);
  199. }
  200. dw_writew(priv, DW_SPI_DR, txw);
  201. debug("%s: tx=0x%02x\n", __func__, txw);
  202. priv->tx += priv->bits_per_word >> 3;
  203. }
  204. }
  205. static int dw_reader(struct dw_spi_priv *priv)
  206. {
  207. unsigned start = get_timer(0);
  208. u32 max;
  209. u16 rxw;
  210. /* Wait for rx data to be ready */
  211. while (rx_max(priv) == 0) {
  212. if (get_timer(start) > RX_TIMEOUT)
  213. return -ETIMEDOUT;
  214. }
  215. max = rx_max(priv);
  216. while (max--) {
  217. rxw = dw_readw(priv, DW_SPI_DR);
  218. debug("%s: rx=0x%02x\n", __func__, rxw);
  219. /*
  220. * Care about rx only if the transfer's original "rx" is
  221. * not null
  222. */
  223. if (priv->rx_end - priv->len) {
  224. if (priv->bits_per_word == 8)
  225. *(u8 *)(priv->rx) = rxw;
  226. else
  227. *(u16 *)(priv->rx) = rxw;
  228. }
  229. priv->rx += priv->bits_per_word >> 3;
  230. }
  231. return 0;
  232. }
  233. static int poll_transfer(struct dw_spi_priv *priv)
  234. {
  235. int ret;
  236. do {
  237. dw_writer(priv);
  238. ret = dw_reader(priv);
  239. if (ret < 0)
  240. return ret;
  241. } while (priv->rx_end > priv->rx);
  242. return 0;
  243. }
  244. static int dw_spi_xfer(struct udevice *dev, unsigned int bitlen,
  245. const void *dout, void *din, unsigned long flags)
  246. {
  247. struct udevice *bus = dev->parent;
  248. struct dw_spi_priv *priv = dev_get_priv(bus);
  249. const u8 *tx = dout;
  250. u8 *rx = din;
  251. int ret = 0;
  252. u32 cr0 = 0;
  253. u32 cs;
  254. /* spi core configured to do 8 bit transfers */
  255. if (bitlen % 8) {
  256. debug("Non byte aligned SPI transfer.\n");
  257. return -1;
  258. }
  259. cr0 = (priv->bits_per_word - 1) | (priv->type << SPI_FRF_OFFSET) |
  260. (priv->mode << SPI_MODE_OFFSET) |
  261. (priv->tmode << SPI_TMOD_OFFSET);
  262. if (rx && tx)
  263. priv->tmode = SPI_TMOD_TR;
  264. else if (rx)
  265. priv->tmode = SPI_TMOD_RO;
  266. else
  267. priv->tmode = SPI_TMOD_TO;
  268. cr0 &= ~SPI_TMOD_MASK;
  269. cr0 |= (priv->tmode << SPI_TMOD_OFFSET);
  270. priv->len = bitlen >> 3;
  271. debug("%s: rx=%p tx=%p len=%d [bytes]\n", __func__, rx, tx, priv->len);
  272. priv->tx = (void *)tx;
  273. priv->tx_end = priv->tx + priv->len;
  274. priv->rx = rx;
  275. priv->rx_end = priv->rx + priv->len;
  276. /* Disable controller before writing control registers */
  277. spi_enable_chip(priv, 0);
  278. debug("%s: cr0=%08x\n", __func__, cr0);
  279. /* Reprogram cr0 only if changed */
  280. if (dw_readw(priv, DW_SPI_CTRL0) != cr0)
  281. dw_writew(priv, DW_SPI_CTRL0, cr0);
  282. /*
  283. * Configure the desired SS (slave select 0...3) in the controller
  284. * The DW SPI controller will activate and deactivate this CS
  285. * automatically. So no cs_activate() etc is needed in this driver.
  286. */
  287. cs = spi_chip_select(dev);
  288. dw_writel(priv, DW_SPI_SER, 1 << cs);
  289. /* Enable controller after writing control registers */
  290. spi_enable_chip(priv, 1);
  291. /* Start transfer in a polling loop */
  292. ret = poll_transfer(priv);
  293. return ret;
  294. }
  295. static int dw_spi_set_speed(struct udevice *bus, uint speed)
  296. {
  297. struct dw_spi_platdata *plat = bus->platdata;
  298. struct dw_spi_priv *priv = dev_get_priv(bus);
  299. u16 clk_div;
  300. if (speed > plat->frequency)
  301. speed = plat->frequency;
  302. /* Disable controller before writing control registers */
  303. spi_enable_chip(priv, 0);
  304. /* clk_div doesn't support odd number */
  305. clk_div = cm_get_spi_controller_clk_hz() / speed;
  306. clk_div = (clk_div + 1) & 0xfffe;
  307. dw_writel(priv, DW_SPI_BAUDR, clk_div);
  308. /* Enable controller after writing control registers */
  309. spi_enable_chip(priv, 1);
  310. priv->freq = speed;
  311. debug("%s: regs=%p speed=%d clk_div=%d\n", __func__, priv->regs,
  312. priv->freq, clk_div);
  313. return 0;
  314. }
  315. static int dw_spi_set_mode(struct udevice *bus, uint mode)
  316. {
  317. struct dw_spi_priv *priv = dev_get_priv(bus);
  318. /*
  319. * Can't set mode yet. Since this depends on if rx, tx, or
  320. * rx & tx is requested. So we have to defer this to the
  321. * real transfer function.
  322. */
  323. priv->mode = mode;
  324. debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
  325. return 0;
  326. }
  327. static const struct dm_spi_ops dw_spi_ops = {
  328. .xfer = dw_spi_xfer,
  329. .set_speed = dw_spi_set_speed,
  330. .set_mode = dw_spi_set_mode,
  331. /*
  332. * cs_info is not needed, since we require all chip selects to be
  333. * in the device tree explicitly
  334. */
  335. };
  336. static const struct udevice_id dw_spi_ids[] = {
  337. { .compatible = "snps,dw-apb-ssi" },
  338. { }
  339. };
  340. U_BOOT_DRIVER(dw_spi) = {
  341. .name = "dw_spi",
  342. .id = UCLASS_SPI,
  343. .of_match = dw_spi_ids,
  344. .ops = &dw_spi_ops,
  345. .ofdata_to_platdata = dw_spi_ofdata_to_platdata,
  346. .platdata_auto_alloc_size = sizeof(struct dw_spi_platdata),
  347. .priv_auto_alloc_size = sizeof(struct dw_spi_priv),
  348. .probe = dw_spi_probe,
  349. };