serial_zynq.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
  3. * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <clk.h>
  8. #include <common.h>
  9. #include <debug_uart.h>
  10. #include <dm.h>
  11. #include <errno.h>
  12. #include <fdtdec.h>
  13. #include <watchdog.h>
  14. #include <asm/io.h>
  15. #include <linux/compiler.h>
  16. #include <serial.h>
  17. #include <asm/arch/clk.h>
  18. #include <asm/arch/hardware.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #define ZYNQ_UART_SR_TXEMPTY (1 << 3) /* TX FIFO empty */
  21. #define ZYNQ_UART_SR_TXACTIVE (1 << 11) /* TX active */
  22. #define ZYNQ_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
  23. #define ZYNQ_UART_CR_TX_EN 0x00000010 /* TX enabled */
  24. #define ZYNQ_UART_CR_RX_EN 0x00000004 /* RX enabled */
  25. #define ZYNQ_UART_CR_TXRST 0x00000002 /* TX logic reset */
  26. #define ZYNQ_UART_CR_RXRST 0x00000001 /* RX logic reset */
  27. #define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
  28. struct uart_zynq {
  29. u32 control; /* 0x0 - Control Register [8:0] */
  30. u32 mode; /* 0x4 - Mode Register [10:0] */
  31. u32 reserved1[4];
  32. u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
  33. u32 reserved2[4];
  34. u32 channel_sts; /* 0x2c - Channel Status [11:0] */
  35. u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
  36. u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
  37. };
  38. struct zynq_uart_priv {
  39. struct uart_zynq *regs;
  40. };
  41. /* Set up the baud rate in gd struct */
  42. static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
  43. unsigned long clock, unsigned long baud)
  44. {
  45. /* Calculation results. */
  46. unsigned int calc_bauderror, bdiv, bgen;
  47. unsigned long calc_baud = 0;
  48. /* Covering case where input clock is so slow */
  49. if (clock < 1000000 && baud > 4800)
  50. baud = 4800;
  51. /* master clock
  52. * Baud rate = ------------------
  53. * bgen * (bdiv + 1)
  54. *
  55. * Find acceptable values for baud generation.
  56. */
  57. for (bdiv = 4; bdiv < 255; bdiv++) {
  58. bgen = clock / (baud * (bdiv + 1));
  59. if (bgen < 2 || bgen > 65535)
  60. continue;
  61. calc_baud = clock / (bgen * (bdiv + 1));
  62. /*
  63. * Use first calculated baudrate with
  64. * an acceptable (<3%) error
  65. */
  66. if (baud > calc_baud)
  67. calc_bauderror = baud - calc_baud;
  68. else
  69. calc_bauderror = calc_baud - baud;
  70. if (((calc_bauderror * 100) / baud) < 3)
  71. break;
  72. }
  73. writel(bdiv, &regs->baud_rate_divider);
  74. writel(bgen, &regs->baud_rate_gen);
  75. }
  76. /* Initialize the UART, with...some settings. */
  77. static void _uart_zynq_serial_init(struct uart_zynq *regs)
  78. {
  79. /* RX/TX enabled & reset */
  80. writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
  81. ZYNQ_UART_CR_RXRST, &regs->control);
  82. writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
  83. }
  84. static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
  85. {
  86. if (!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXEMPTY))
  87. return -EAGAIN;
  88. writel(c, &regs->tx_rx_fifo);
  89. return 0;
  90. }
  91. int zynq_serial_setbrg(struct udevice *dev, int baudrate)
  92. {
  93. struct zynq_uart_priv *priv = dev_get_priv(dev);
  94. unsigned long clock;
  95. #if defined(CONFIG_CLK) || defined(CONFIG_SPL_CLK)
  96. int ret;
  97. struct clk clk;
  98. ret = clk_get_by_index(dev, 0, &clk);
  99. if (ret < 0) {
  100. dev_err(dev, "failed to get clock\n");
  101. return ret;
  102. }
  103. clock = clk_get_rate(&clk);
  104. if (IS_ERR_VALUE(clock)) {
  105. dev_err(dev, "failed to get rate\n");
  106. return clock;
  107. }
  108. debug("%s: CLK %ld\n", __func__, clock);
  109. ret = clk_enable(&clk);
  110. if (ret && ret != -ENOSYS) {
  111. dev_err(dev, "failed to enable clock\n");
  112. return ret;
  113. }
  114. #else
  115. clock = get_uart_clk(0);
  116. #endif
  117. _uart_zynq_serial_setbrg(priv->regs, clock, baudrate);
  118. return 0;
  119. }
  120. static int zynq_serial_probe(struct udevice *dev)
  121. {
  122. struct zynq_uart_priv *priv = dev_get_priv(dev);
  123. _uart_zynq_serial_init(priv->regs);
  124. return 0;
  125. }
  126. static int zynq_serial_getc(struct udevice *dev)
  127. {
  128. struct zynq_uart_priv *priv = dev_get_priv(dev);
  129. struct uart_zynq *regs = priv->regs;
  130. if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
  131. return -EAGAIN;
  132. return readl(&regs->tx_rx_fifo);
  133. }
  134. static int zynq_serial_putc(struct udevice *dev, const char ch)
  135. {
  136. struct zynq_uart_priv *priv = dev_get_priv(dev);
  137. return _uart_zynq_serial_putc(priv->regs, ch);
  138. }
  139. static int zynq_serial_pending(struct udevice *dev, bool input)
  140. {
  141. struct zynq_uart_priv *priv = dev_get_priv(dev);
  142. struct uart_zynq *regs = priv->regs;
  143. if (input)
  144. return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
  145. else
  146. return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
  147. }
  148. static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
  149. {
  150. struct zynq_uart_priv *priv = dev_get_priv(dev);
  151. priv->regs = (struct uart_zynq *)dev_get_addr(dev);
  152. return 0;
  153. }
  154. static const struct dm_serial_ops zynq_serial_ops = {
  155. .putc = zynq_serial_putc,
  156. .pending = zynq_serial_pending,
  157. .getc = zynq_serial_getc,
  158. .setbrg = zynq_serial_setbrg,
  159. };
  160. static const struct udevice_id zynq_serial_ids[] = {
  161. { .compatible = "xlnx,xuartps" },
  162. { .compatible = "cdns,uart-r1p8" },
  163. { .compatible = "cdns,uart-r1p12" },
  164. { }
  165. };
  166. U_BOOT_DRIVER(serial_zynq) = {
  167. .name = "serial_zynq",
  168. .id = UCLASS_SERIAL,
  169. .of_match = zynq_serial_ids,
  170. .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
  171. .priv_auto_alloc_size = sizeof(struct zynq_uart_priv),
  172. .probe = zynq_serial_probe,
  173. .ops = &zynq_serial_ops,
  174. .flags = DM_FLAG_PRE_RELOC,
  175. };
  176. #ifdef CONFIG_DEBUG_UART_ZYNQ
  177. static inline void _debug_uart_init(void)
  178. {
  179. struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
  180. _uart_zynq_serial_init(regs);
  181. _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
  182. CONFIG_BAUDRATE);
  183. }
  184. static inline void _debug_uart_putc(int ch)
  185. {
  186. struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
  187. while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
  188. WATCHDOG_RESET();
  189. }
  190. DEBUG_UART_FUNCS
  191. #endif