serial_sh.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * SuperH SCIF device driver.
  3. * Copyright (C) 2013 Renesas Electronics Corporation
  4. * Copyright (C) 2007,2008,2010, 2014 Nobuhiro Iwamatsu
  5. * Copyright (C) 2002 - 2008 Paul Mundt
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <errno.h>
  11. #include <dm.h>
  12. #include <asm/io.h>
  13. #include <asm/processor.h>
  14. #include <serial.h>
  15. #include <linux/compiler.h>
  16. #include <dm/platform_data/serial_sh.h>
  17. #include "serial_sh.h"
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #if defined(CONFIG_CPU_SH7760) || \
  20. defined(CONFIG_CPU_SH7780) || \
  21. defined(CONFIG_CPU_SH7785) || \
  22. defined(CONFIG_CPU_SH7786)
  23. static int scif_rxfill(struct uart_port *port)
  24. {
  25. return sci_in(port, SCRFDR) & 0xff;
  26. }
  27. #elif defined(CONFIG_CPU_SH7763)
  28. static int scif_rxfill(struct uart_port *port)
  29. {
  30. if ((port->mapbase == 0xffe00000) ||
  31. (port->mapbase == 0xffe08000)) {
  32. /* SCIF0/1*/
  33. return sci_in(port, SCRFDR) & 0xff;
  34. } else {
  35. /* SCIF2 */
  36. return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
  37. }
  38. }
  39. #elif defined(CONFIG_ARCH_SH7372)
  40. static int scif_rxfill(struct uart_port *port)
  41. {
  42. if (port->type == PORT_SCIFA)
  43. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  44. else
  45. return sci_in(port, SCRFDR);
  46. }
  47. #else
  48. static int scif_rxfill(struct uart_port *port)
  49. {
  50. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  51. }
  52. #endif
  53. static void sh_serial_init_generic(struct uart_port *port)
  54. {
  55. sci_out(port, SCSCR , SCSCR_INIT(port));
  56. sci_out(port, SCSCR , SCSCR_INIT(port));
  57. sci_out(port, SCSMR, 0);
  58. sci_out(port, SCSMR, 0);
  59. sci_out(port, SCFCR, SCFCR_RFRST|SCFCR_TFRST);
  60. sci_in(port, SCFCR);
  61. sci_out(port, SCFCR, 0);
  62. }
  63. static void
  64. sh_serial_setbrg_generic(struct uart_port *port, int clk, int baudrate)
  65. {
  66. if (port->clk_mode == EXT_CLK) {
  67. unsigned short dl = DL_VALUE(baudrate, clk);
  68. sci_out(port, DL, dl);
  69. /* Need wait: Clock * 1/dl * 1/16 */
  70. udelay((1000000 * dl * 16 / clk) * 1000 + 1);
  71. } else {
  72. sci_out(port, SCBRR, SCBRR_VALUE(baudrate, clk));
  73. }
  74. }
  75. static void handle_error(struct uart_port *port)
  76. {
  77. sci_in(port, SCxSR);
  78. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  79. sci_in(port, SCLSR);
  80. sci_out(port, SCLSR, 0x00);
  81. }
  82. static int serial_raw_putc(struct uart_port *port, const char c)
  83. {
  84. /* Tx fifo is empty */
  85. if (!(sci_in(port, SCxSR) & SCxSR_TEND(port)))
  86. return -EAGAIN;
  87. sci_out(port, SCxTDR, c);
  88. sci_out(port, SCxSR, sci_in(port, SCxSR) & ~SCxSR_TEND(port));
  89. return 0;
  90. }
  91. static int serial_rx_fifo_level(struct uart_port *port)
  92. {
  93. return scif_rxfill(port);
  94. }
  95. static int sh_serial_tstc_generic(struct uart_port *port)
  96. {
  97. if (sci_in(port, SCxSR) & SCIF_ERRORS) {
  98. handle_error(port);
  99. return 0;
  100. }
  101. return serial_rx_fifo_level(port) ? 1 : 0;
  102. }
  103. static int serial_getc_check(struct uart_port *port)
  104. {
  105. unsigned short status;
  106. status = sci_in(port, SCxSR);
  107. if (status & SCIF_ERRORS)
  108. handle_error(port);
  109. if (sci_in(port, SCLSR) & SCxSR_ORER(port))
  110. handle_error(port);
  111. return status & (SCIF_DR | SCxSR_RDxF(port));
  112. }
  113. static int sh_serial_getc_generic(struct uart_port *port)
  114. {
  115. unsigned short status;
  116. char ch;
  117. if (!serial_getc_check(port))
  118. return -EAGAIN;
  119. ch = sci_in(port, SCxRDR);
  120. status = sci_in(port, SCxSR);
  121. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  122. if (status & SCIF_ERRORS)
  123. handle_error(port);
  124. if (sci_in(port, SCLSR) & SCxSR_ORER(port))
  125. handle_error(port);
  126. return ch;
  127. }
  128. #ifdef CONFIG_DM_SERIAL
  129. static int sh_serial_pending(struct udevice *dev, bool input)
  130. {
  131. struct uart_port *priv = dev_get_priv(dev);
  132. return sh_serial_tstc_generic(priv);
  133. }
  134. static int sh_serial_putc(struct udevice *dev, const char ch)
  135. {
  136. struct uart_port *priv = dev_get_priv(dev);
  137. return serial_raw_putc(priv, ch);
  138. }
  139. static int sh_serial_getc(struct udevice *dev)
  140. {
  141. struct uart_port *priv = dev_get_priv(dev);
  142. return sh_serial_getc_generic(priv);
  143. }
  144. static int sh_serial_setbrg(struct udevice *dev, int baudrate)
  145. {
  146. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  147. struct uart_port *priv = dev_get_priv(dev);
  148. sh_serial_setbrg_generic(priv, plat->clk, baudrate);
  149. return 0;
  150. }
  151. static int sh_serial_probe(struct udevice *dev)
  152. {
  153. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  154. struct uart_port *priv = dev_get_priv(dev);
  155. priv->membase = (unsigned char *)plat->base;
  156. priv->mapbase = plat->base;
  157. priv->type = plat->type;
  158. priv->clk_mode = plat->clk_mode;
  159. sh_serial_init_generic(priv);
  160. return 0;
  161. }
  162. static const struct dm_serial_ops sh_serial_ops = {
  163. .putc = sh_serial_putc,
  164. .pending = sh_serial_pending,
  165. .getc = sh_serial_getc,
  166. .setbrg = sh_serial_setbrg,
  167. };
  168. #ifdef CONFIG_OF_CONTROL
  169. static const struct udevice_id sh_serial_id[] ={
  170. {.compatible = "renesas,sci", .data = PORT_SCI},
  171. {.compatible = "renesas,scif", .data = PORT_SCIF},
  172. {.compatible = "renesas,scifa", .data = PORT_SCIFA},
  173. {}
  174. };
  175. static int sh_serial_ofdata_to_platdata(struct udevice *dev)
  176. {
  177. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  178. fdt_addr_t addr;
  179. addr = fdtdec_get_addr(gd->fdt_blob, dev->of_offset, "reg");
  180. if (addr == FDT_ADDR_T_NONE)
  181. return -EINVAL;
  182. plat->base = addr;
  183. plat->clk = fdtdec_get_int(gd->fdt_blob, dev->of_offset, "clock", 1);
  184. plat->type = dev_get_driver_data(dev);
  185. return 0;
  186. }
  187. #endif
  188. U_BOOT_DRIVER(serial_sh) = {
  189. .name = "serial_sh",
  190. .id = UCLASS_SERIAL,
  191. .of_match = of_match_ptr(sh_serial_id),
  192. .ofdata_to_platdata = of_match_ptr(sh_serial_ofdata_to_platdata),
  193. .platdata_auto_alloc_size = sizeof(struct sh_serial_platdata),
  194. .probe = sh_serial_probe,
  195. .ops = &sh_serial_ops,
  196. .flags = DM_FLAG_PRE_RELOC,
  197. .priv_auto_alloc_size = sizeof(struct uart_port),
  198. };
  199. #else /* CONFIG_DM_SERIAL */
  200. #if defined(CONFIG_CONS_SCIF0)
  201. # define SCIF_BASE SCIF0_BASE
  202. #elif defined(CONFIG_CONS_SCIF1)
  203. # define SCIF_BASE SCIF1_BASE
  204. #elif defined(CONFIG_CONS_SCIF2)
  205. # define SCIF_BASE SCIF2_BASE
  206. #elif defined(CONFIG_CONS_SCIF3)
  207. # define SCIF_BASE SCIF3_BASE
  208. #elif defined(CONFIG_CONS_SCIF4)
  209. # define SCIF_BASE SCIF4_BASE
  210. #elif defined(CONFIG_CONS_SCIF5)
  211. # define SCIF_BASE SCIF5_BASE
  212. #elif defined(CONFIG_CONS_SCIF6)
  213. # define SCIF_BASE SCIF6_BASE
  214. #elif defined(CONFIG_CONS_SCIF7)
  215. # define SCIF_BASE SCIF7_BASE
  216. #else
  217. # error "Default SCIF doesn't set....."
  218. #endif
  219. #if defined(CONFIG_SCIF_A)
  220. #define SCIF_BASE_PORT PORT_SCIFA
  221. #elif defined(CONFIG_SCI)
  222. #define SCIF_BASE_PORT PORT_SCI
  223. #else
  224. #define SCIF_BASE_PORT PORT_SCIF
  225. #endif
  226. static struct uart_port sh_sci = {
  227. .membase = (unsigned char *)SCIF_BASE,
  228. .mapbase = SCIF_BASE,
  229. .type = SCIF_BASE_PORT,
  230. #ifdef CONFIG_SCIF_USE_EXT_CLK
  231. .clk_mode = EXT_CLK,
  232. #endif
  233. };
  234. static void sh_serial_setbrg(void)
  235. {
  236. DECLARE_GLOBAL_DATA_PTR;
  237. struct uart_port *port = &sh_sci;
  238. sh_serial_setbrg_generic(port, CONFIG_SH_SCIF_CLK_FREQ, gd->baudrate);
  239. }
  240. static int sh_serial_init(void)
  241. {
  242. struct uart_port *port = &sh_sci;
  243. sh_serial_init_generic(port);
  244. serial_setbrg();
  245. return 0;
  246. }
  247. static void sh_serial_putc(const char c)
  248. {
  249. struct uart_port *port = &sh_sci;
  250. if (c == '\n') {
  251. while (1) {
  252. if (serial_raw_putc(port, '\r') != -EAGAIN)
  253. break;
  254. }
  255. }
  256. while (1) {
  257. if (serial_raw_putc(port, c) != -EAGAIN)
  258. break;
  259. }
  260. }
  261. static int sh_serial_tstc(void)
  262. {
  263. struct uart_port *port = &sh_sci;
  264. return sh_serial_tstc_generic(port);
  265. }
  266. static int sh_serial_getc(void)
  267. {
  268. struct uart_port *port = &sh_sci;
  269. int ch;
  270. while (1) {
  271. ch = sh_serial_getc_generic(port);
  272. if (ch != -EAGAIN)
  273. break;
  274. }
  275. return ch;
  276. }
  277. static struct serial_device sh_serial_drv = {
  278. .name = "sh_serial",
  279. .start = sh_serial_init,
  280. .stop = NULL,
  281. .setbrg = sh_serial_setbrg,
  282. .putc = sh_serial_putc,
  283. .puts = default_serial_puts,
  284. .getc = sh_serial_getc,
  285. .tstc = sh_serial_tstc,
  286. };
  287. void sh_serial_initialize(void)
  288. {
  289. serial_register(&sh_serial_drv);
  290. }
  291. __weak struct serial_device *default_serial_console(void)
  292. {
  293. return &sh_serial_drv;
  294. }
  295. #endif /* CONFIG_DM_SERIAL */