serial_mxc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <watchdog.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/clock.h>
  12. #include <dm/platform_data/serial_mxc.h>
  13. #include <serial.h>
  14. #include <linux/compiler.h>
  15. /* UART Control Register Bit Fields.*/
  16. #define URXD_CHARRDY (1<<15)
  17. #define URXD_ERR (1<<14)
  18. #define URXD_OVRRUN (1<<13)
  19. #define URXD_FRMERR (1<<12)
  20. #define URXD_BRK (1<<11)
  21. #define URXD_PRERR (1<<10)
  22. #define URXD_RX_DATA (0xFF)
  23. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  24. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  25. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  26. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  27. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  28. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  29. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  30. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  31. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  32. #define UCR1_SNDBRK (1<<4) /* Send break */
  33. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  34. #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
  35. #define UCR1_DOZE (1<<1) /* Doze */
  36. #define UCR1_UARTEN (1<<0) /* UART enabled */
  37. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  38. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  39. #define UCR2_CTSC (1<<13) /* CTS pin control */
  40. #define UCR2_CTS (1<<12) /* Clear to send */
  41. #define UCR2_ESCEN (1<<11) /* Escape enable */
  42. #define UCR2_PREN (1<<8) /* Parity enable */
  43. #define UCR2_PROE (1<<7) /* Parity odd/even */
  44. #define UCR2_STPB (1<<6) /* Stop */
  45. #define UCR2_WS (1<<5) /* Word size */
  46. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  47. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  48. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  49. #define UCR2_SRST (1<<0) /* SW reset */
  50. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  51. #define UCR3_PARERREN (1<<12) /* Parity enable */
  52. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  53. #define UCR3_DSR (1<<10) /* Data set ready */
  54. #define UCR3_DCD (1<<9) /* Data carrier detect */
  55. #define UCR3_RI (1<<8) /* Ring indicator */
  56. #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
  57. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  58. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  59. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  60. #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
  61. #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
  62. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  63. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  64. #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
  65. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  66. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  67. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  68. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  69. #define UCR4_IRSC (1<<5) /* IR special case */
  70. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  71. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  72. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  73. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  74. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  75. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  76. #define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
  77. #define UFCR_DCEDTE (1<<6) /* DTE mode select */
  78. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  79. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  80. #define USR1_RTSS (1<<14) /* RTS pin status */
  81. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  82. #define USR1_RTSD (1<<12) /* RTS delta */
  83. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  84. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  85. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  86. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  87. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  88. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  89. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  90. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  91. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  92. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  93. #define USR2_IDLE (1<<12) /* Idle condition */
  94. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  95. #define USR2_WAKE (1<<7) /* Wake */
  96. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  97. #define USR2_TXDC (1<<3) /* Transmitter complete */
  98. #define USR2_BRCD (1<<2) /* Break condition */
  99. #define USR2_ORE (1<<1) /* Overrun error */
  100. #define USR2_RDR (1<<0) /* Recv data ready */
  101. #define UTS_FRCPERR (1<<13) /* Force parity error */
  102. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  103. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  104. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  105. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  106. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  107. #define UTS_SOFTRST (1<<0) /* Software reset */
  108. DECLARE_GLOBAL_DATA_PTR;
  109. #ifndef CONFIG_DM_SERIAL
  110. #ifndef CONFIG_MXC_UART_BASE
  111. #error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
  112. #endif
  113. #define UART_PHYS CONFIG_MXC_UART_BASE
  114. #define __REG(x) (*((volatile u32 *)(x)))
  115. /* Register definitions */
  116. #define URXD 0x0 /* Receiver Register */
  117. #define UTXD 0x40 /* Transmitter Register */
  118. #define UCR1 0x80 /* Control Register 1 */
  119. #define UCR2 0x84 /* Control Register 2 */
  120. #define UCR3 0x88 /* Control Register 3 */
  121. #define UCR4 0x8c /* Control Register 4 */
  122. #define UFCR 0x90 /* FIFO Control Register */
  123. #define USR1 0x94 /* Status Register 1 */
  124. #define USR2 0x98 /* Status Register 2 */
  125. #define UESC 0x9c /* Escape Character Register */
  126. #define UTIM 0xa0 /* Escape Timer Register */
  127. #define UBIR 0xa4 /* BRM Incremental Register */
  128. #define UBMR 0xa8 /* BRM Modulator Register */
  129. #define UBRC 0xac /* Baud Rate Count Register */
  130. #define UTS 0xb4 /* UART Test Register (mx31) */
  131. #define TXTL 2 /* reset default */
  132. #define RXTL 1 /* reset default */
  133. #define RFDIV 4 /* divide input clock by 2 */
  134. static void mxc_serial_setbrg(void)
  135. {
  136. u32 clk = imx_get_uartclk();
  137. if (!gd->baudrate)
  138. gd->baudrate = CONFIG_BAUDRATE;
  139. __REG(UART_PHYS + UFCR) = (RFDIV << UFCR_RFDIV_SHF)
  140. | (TXTL << UFCR_TXTL_SHF)
  141. | (RXTL << UFCR_RXTL_SHF);
  142. __REG(UART_PHYS + UBIR) = 0xf;
  143. __REG(UART_PHYS + UBMR) = clk / (2 * gd->baudrate);
  144. }
  145. static int mxc_serial_getc(void)
  146. {
  147. while (__REG(UART_PHYS + UTS) & UTS_RXEMPTY)
  148. WATCHDOG_RESET();
  149. return (__REG(UART_PHYS + URXD) & URXD_RX_DATA); /* mask out status from upper word */
  150. }
  151. static void mxc_serial_putc(const char c)
  152. {
  153. /* If \n, also do \r */
  154. if (c == '\n')
  155. serial_putc('\r');
  156. __REG(UART_PHYS + UTXD) = c;
  157. /* wait for transmitter to be ready */
  158. while (!(__REG(UART_PHYS + UTS) & UTS_TXEMPTY))
  159. WATCHDOG_RESET();
  160. }
  161. /*
  162. * Test whether a character is in the RX buffer
  163. */
  164. static int mxc_serial_tstc(void)
  165. {
  166. /* If receive fifo is empty, return false */
  167. if (__REG(UART_PHYS + UTS) & UTS_RXEMPTY)
  168. return 0;
  169. return 1;
  170. }
  171. /*
  172. * Initialise the serial port with the given baudrate. The settings
  173. * are always 8 data bits, no parity, 1 stop bit, no start bits.
  174. *
  175. */
  176. static int mxc_serial_init(void)
  177. {
  178. __REG(UART_PHYS + UCR1) = 0x0;
  179. __REG(UART_PHYS + UCR2) = 0x0;
  180. while (!(__REG(UART_PHYS + UCR2) & UCR2_SRST));
  181. __REG(UART_PHYS + UCR3) = 0x0704 | UCR3_ADNIMP;
  182. __REG(UART_PHYS + UCR4) = 0x8000;
  183. __REG(UART_PHYS + UESC) = 0x002b;
  184. __REG(UART_PHYS + UTIM) = 0x0;
  185. __REG(UART_PHYS + UTS) = 0x0;
  186. serial_setbrg();
  187. __REG(UART_PHYS + UCR2) = UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST;
  188. __REG(UART_PHYS + UCR1) = UCR1_UARTEN;
  189. return 0;
  190. }
  191. static struct serial_device mxc_serial_drv = {
  192. .name = "mxc_serial",
  193. .start = mxc_serial_init,
  194. .stop = NULL,
  195. .setbrg = mxc_serial_setbrg,
  196. .putc = mxc_serial_putc,
  197. .puts = default_serial_puts,
  198. .getc = mxc_serial_getc,
  199. .tstc = mxc_serial_tstc,
  200. };
  201. void mxc_serial_initialize(void)
  202. {
  203. serial_register(&mxc_serial_drv);
  204. }
  205. __weak struct serial_device *default_serial_console(void)
  206. {
  207. return &mxc_serial_drv;
  208. }
  209. #endif
  210. #ifdef CONFIG_DM_SERIAL
  211. struct mxc_uart {
  212. u32 rxd;
  213. u32 spare0[15];
  214. u32 txd;
  215. u32 spare1[15];
  216. u32 cr1;
  217. u32 cr2;
  218. u32 cr3;
  219. u32 cr4;
  220. u32 fcr;
  221. u32 sr1;
  222. u32 sr2;
  223. u32 esc;
  224. u32 tim;
  225. u32 bir;
  226. u32 bmr;
  227. u32 brc;
  228. u32 onems;
  229. u32 ts;
  230. };
  231. int mxc_serial_setbrg(struct udevice *dev, int baudrate)
  232. {
  233. struct mxc_serial_platdata *plat = dev->platdata;
  234. struct mxc_uart *const uart = plat->reg;
  235. u32 clk = imx_get_uartclk();
  236. u32 tmp;
  237. tmp = 4 << UFCR_RFDIV_SHF;
  238. if (plat->use_dte)
  239. tmp |= UFCR_DCEDTE;
  240. writel(tmp, &uart->fcr);
  241. writel(0xf, &uart->bir);
  242. writel(clk / (2 * baudrate), &uart->bmr);
  243. writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
  244. &uart->cr2);
  245. writel(UCR1_UARTEN, &uart->cr1);
  246. return 0;
  247. }
  248. static int mxc_serial_probe(struct udevice *dev)
  249. {
  250. struct mxc_serial_platdata *plat = dev->platdata;
  251. struct mxc_uart *const uart = plat->reg;
  252. writel(0, &uart->cr1);
  253. writel(0, &uart->cr2);
  254. while (!(readl(&uart->cr2) & UCR2_SRST));
  255. writel(0x704 | UCR3_ADNIMP, &uart->cr3);
  256. writel(0x8000, &uart->cr4);
  257. writel(0x2b, &uart->esc);
  258. writel(0, &uart->tim);
  259. writel(0, &uart->ts);
  260. return 0;
  261. }
  262. static int mxc_serial_getc(struct udevice *dev)
  263. {
  264. struct mxc_serial_platdata *plat = dev->platdata;
  265. struct mxc_uart *const uart = plat->reg;
  266. if (readl(&uart->ts) & UTS_RXEMPTY)
  267. return -EAGAIN;
  268. return readl(&uart->rxd) & URXD_RX_DATA;
  269. }
  270. static int mxc_serial_putc(struct udevice *dev, const char ch)
  271. {
  272. struct mxc_serial_platdata *plat = dev->platdata;
  273. struct mxc_uart *const uart = plat->reg;
  274. if (!(readl(&uart->ts) & UTS_TXEMPTY))
  275. return -EAGAIN;
  276. writel(ch, &uart->txd);
  277. return 0;
  278. }
  279. static int mxc_serial_pending(struct udevice *dev, bool input)
  280. {
  281. struct mxc_serial_platdata *plat = dev->platdata;
  282. struct mxc_uart *const uart = plat->reg;
  283. uint32_t sr2 = readl(&uart->sr2);
  284. if (input)
  285. return sr2 & USR2_RDR ? 1 : 0;
  286. else
  287. return sr2 & USR2_TXDC ? 0 : 1;
  288. }
  289. static const struct dm_serial_ops mxc_serial_ops = {
  290. .putc = mxc_serial_putc,
  291. .pending = mxc_serial_pending,
  292. .getc = mxc_serial_getc,
  293. .setbrg = mxc_serial_setbrg,
  294. };
  295. #if CONFIG_IS_ENABLED(OF_CONTROL)
  296. static int mxc_serial_ofdata_to_platdata(struct udevice *dev)
  297. {
  298. struct mxc_serial_platdata *plat = dev->platdata;
  299. fdt_addr_t addr;
  300. addr = dev_get_addr(dev);
  301. if (addr == FDT_ADDR_T_NONE)
  302. return -EINVAL;
  303. plat->reg = (struct mxc_uart *)addr;
  304. plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev->of_offset,
  305. "fsl,dte-mode");
  306. return 0;
  307. }
  308. static const struct udevice_id mxc_serial_ids[] = {
  309. { .compatible = "fsl,imx7d-uart" },
  310. { }
  311. };
  312. #endif
  313. U_BOOT_DRIVER(serial_mxc) = {
  314. .name = "serial_mxc",
  315. .id = UCLASS_SERIAL,
  316. #if CONFIG_IS_ENABLED(OF_CONTROL)
  317. .of_match = mxc_serial_ids,
  318. .ofdata_to_platdata = mxc_serial_ofdata_to_platdata,
  319. .platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata),
  320. #endif
  321. .probe = mxc_serial_probe,
  322. .ops = &mxc_serial_ops,
  323. .flags = DM_FLAG_PRE_RELOC,
  324. };
  325. #endif