serial_msm.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * Qualcomm UART driver
  3. *
  4. * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
  5. *
  6. * UART will work in Data Mover mode.
  7. * Based on Linux driver.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <serial.h>
  16. #include <watchdog.h>
  17. #include <asm/io.h>
  18. #include <linux/compiler.h>
  19. /* Serial registers - this driver works in uartdm mode*/
  20. #define UARTDM_DMRX 0x34 /* Max RX transfer length */
  21. #define UARTDM_NCF_TX 0x40 /* Number of chars to TX */
  22. #define UARTDM_RXFS 0x50 /* RX channel status register */
  23. #define UARTDM_RXFS_BUF_SHIFT 0x7 /* Number of bytes in the packing buffer */
  24. #define UARTDM_RXFS_BUF_MASK 0x7
  25. #define UARTDM_SR 0xA4 /* Status register */
  26. #define UARTDM_SR_RX_READY (1 << 0) /* Word is the receiver FIFO */
  27. #define UARTDM_SR_TX_EMPTY (1 << 3) /* Transmitter underrun */
  28. #define UARTDM_SR_UART_OVERRUN (1 << 4) /* Receive overrun */
  29. #define UARTDM_CR 0xA8 /* Command register */
  30. #define UARTDM_CR_CMD_RESET_ERR (3 << 4) /* Clear overrun error */
  31. #define UARTDM_CR_CMD_RESET_STALE_INT (8 << 4) /* Clears stale irq */
  32. #define UARTDM_CR_CMD_RESET_TX_READY (3 << 8) /* Clears TX Ready irq*/
  33. #define UARTDM_CR_CMD_FORCE_STALE (4 << 8) /* Causes stale event */
  34. #define UARTDM_CR_CMD_STALE_EVENT_DISABLE (6 << 8) /* Disable stale event */
  35. #define UARTDM_IMR 0xB0 /* Interrupt mask register */
  36. #define UARTDM_ISR 0xB4 /* Interrupt status register */
  37. #define UARTDM_ISR_TX_READY 0x80 /* TX FIFO empty */
  38. #define UARTDM_TF 0x100 /* UART Transmit FIFO register */
  39. #define UARTDM_RF 0x140 /* UART Receive FIFO register */
  40. DECLARE_GLOBAL_DATA_PTR;
  41. struct msm_serial_data {
  42. phys_addr_t base;
  43. unsigned chars_cnt; /* number of buffered chars */
  44. uint32_t chars_buf; /* buffered chars */
  45. };
  46. static int msm_serial_fetch(struct udevice *dev)
  47. {
  48. struct msm_serial_data *priv = dev_get_priv(dev);
  49. unsigned sr;
  50. if (priv->chars_cnt)
  51. return priv->chars_cnt;
  52. /* Clear error in case of buffer overrun */
  53. if (readl(priv->base + UARTDM_SR) & UARTDM_SR_UART_OVERRUN)
  54. writel(UARTDM_CR_CMD_RESET_ERR, priv->base + UARTDM_CR);
  55. /* We need to fetch new character */
  56. sr = readl(priv->base + UARTDM_SR);
  57. if (sr & UARTDM_SR_RX_READY) {
  58. /* There are at least 4 bytes in fifo */
  59. priv->chars_buf = readl(priv->base + UARTDM_RF);
  60. priv->chars_cnt = 4;
  61. } else {
  62. /* Check if there is anything in fifo */
  63. priv->chars_cnt = readl(priv->base + UARTDM_RXFS);
  64. /* Extract number of characters in UART packing buffer*/
  65. priv->chars_cnt = (priv->chars_cnt >>
  66. UARTDM_RXFS_BUF_SHIFT) &
  67. UARTDM_RXFS_BUF_MASK;
  68. if (!priv->chars_cnt)
  69. return 0;
  70. /* There is at least one charcter, move it to fifo */
  71. writel(UARTDM_CR_CMD_FORCE_STALE,
  72. priv->base + UARTDM_CR);
  73. priv->chars_buf = readl(priv->base + UARTDM_RF);
  74. writel(UARTDM_CR_CMD_RESET_STALE_INT,
  75. priv->base + UARTDM_CR);
  76. writel(0x7, priv->base + UARTDM_DMRX);
  77. }
  78. return priv->chars_cnt;
  79. }
  80. static int msm_serial_getc(struct udevice *dev)
  81. {
  82. struct msm_serial_data *priv = dev_get_priv(dev);
  83. char c;
  84. if (!msm_serial_fetch(dev))
  85. return -EAGAIN;
  86. c = priv->chars_buf & 0xFF;
  87. priv->chars_buf >>= 8;
  88. priv->chars_cnt--;
  89. return c;
  90. }
  91. static int msm_serial_putc(struct udevice *dev, const char ch)
  92. {
  93. struct msm_serial_data *priv = dev_get_priv(dev);
  94. if (!(readl(priv->base + UARTDM_SR) & UARTDM_SR_TX_EMPTY) &&
  95. !(readl(priv->base + UARTDM_ISR) & UARTDM_ISR_TX_READY))
  96. return -EAGAIN;
  97. writel(UARTDM_CR_CMD_RESET_TX_READY, priv->base + UARTDM_CR);
  98. writel(1, priv->base + UARTDM_NCF_TX);
  99. writel(ch, priv->base + UARTDM_TF);
  100. return 0;
  101. }
  102. static int msm_serial_pending(struct udevice *dev, bool input)
  103. {
  104. if (input) {
  105. if (msm_serial_fetch(dev))
  106. return 1;
  107. }
  108. return 0;
  109. }
  110. static const struct dm_serial_ops msm_serial_ops = {
  111. .putc = msm_serial_putc,
  112. .pending = msm_serial_pending,
  113. .getc = msm_serial_getc,
  114. };
  115. static int msm_uart_clk_init(struct udevice *dev)
  116. {
  117. uint clk_rate = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
  118. "clock-frequency", 115200);
  119. uint clkd[2]; /* clk_id and clk_no */
  120. int clk_offset;
  121. struct udevice *clk_dev;
  122. struct clk clk;
  123. int ret;
  124. ret = fdtdec_get_int_array(gd->fdt_blob, dev->of_offset, "clock", clkd,
  125. 2);
  126. if (ret)
  127. return ret;
  128. clk_offset = fdt_node_offset_by_phandle(gd->fdt_blob, clkd[0]);
  129. if (clk_offset < 0)
  130. return clk_offset;
  131. ret = uclass_get_device_by_of_offset(UCLASS_CLK, clk_offset, &clk_dev);
  132. if (ret)
  133. return ret;
  134. clk.id = clkd[1];
  135. ret = clk_request(clk_dev, &clk);
  136. if (ret < 0)
  137. return ret;
  138. ret = clk_set_rate(&clk, clk_rate);
  139. clk_free(&clk);
  140. if (ret < 0)
  141. return ret;
  142. return 0;
  143. }
  144. static int msm_serial_probe(struct udevice *dev)
  145. {
  146. struct msm_serial_data *priv = dev_get_priv(dev);
  147. msm_uart_clk_init(dev); /* Ignore return value and hope clock was
  148. properly initialized by earlier loaders */
  149. if (readl(priv->base + UARTDM_SR) & UARTDM_SR_UART_OVERRUN)
  150. writel(UARTDM_CR_CMD_RESET_ERR, priv->base + UARTDM_CR);
  151. writel(0, priv->base + UARTDM_IMR);
  152. writel(UARTDM_CR_CMD_STALE_EVENT_DISABLE, priv->base + UARTDM_CR);
  153. msm_serial_fetch(dev);
  154. return 0;
  155. }
  156. static int msm_serial_ofdata_to_platdata(struct udevice *dev)
  157. {
  158. struct msm_serial_data *priv = dev_get_priv(dev);
  159. priv->base = dev_get_addr(dev);
  160. if (priv->base == FDT_ADDR_T_NONE)
  161. return -EINVAL;
  162. return 0;
  163. }
  164. static const struct udevice_id msm_serial_ids[] = {
  165. { .compatible = "qcom,msm-uartdm-v1.4" },
  166. { }
  167. };
  168. U_BOOT_DRIVER(serial_msm) = {
  169. .name = "serial_msm",
  170. .id = UCLASS_SERIAL,
  171. .of_match = msm_serial_ids,
  172. .ofdata_to_platdata = msm_serial_ofdata_to_platdata,
  173. .priv_auto_alloc_size = sizeof(struct msm_serial_data),
  174. .probe = msm_serial_probe,
  175. .ops = &msm_serial_ops,
  176. };