imxdi.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * (C) Copyright 2009-2012 ADVANSEE
  3. * Benoît Thébaudeau <benoit.thebaudeau@advansee.com>
  4. *
  5. * Based on the Linux rtc-imxdi.c driver, which is:
  6. * Copyright 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright 2010 Orex Computed Radiography
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. /*
  12. * Date & Time support for Freescale i.MX DryIce RTC
  13. */
  14. #include <common.h>
  15. #include <command.h>
  16. #include <linux/compat.h>
  17. #include <rtc.h>
  18. #if defined(CONFIG_CMD_DATE)
  19. #include <asm/io.h>
  20. #include <asm/arch/imx-regs.h>
  21. /* DryIce Register Definitions */
  22. struct imxdi_regs {
  23. u32 dtcmr; /* Time Counter MSB Reg */
  24. u32 dtclr; /* Time Counter LSB Reg */
  25. u32 dcamr; /* Clock Alarm MSB Reg */
  26. u32 dcalr; /* Clock Alarm LSB Reg */
  27. u32 dcr; /* Control Reg */
  28. u32 dsr; /* Status Reg */
  29. u32 dier; /* Interrupt Enable Reg */
  30. };
  31. #define DCAMR_UNSET 0xFFFFFFFF /* doomsday - 1 sec */
  32. #define DCR_TCE (1 << 3) /* Time Counter Enable */
  33. #define DSR_WBF (1 << 10) /* Write Busy Flag */
  34. #define DSR_WNF (1 << 9) /* Write Next Flag */
  35. #define DSR_WCF (1 << 8) /* Write Complete Flag */
  36. #define DSR_WEF (1 << 7) /* Write Error Flag */
  37. #define DSR_CAF (1 << 4) /* Clock Alarm Flag */
  38. #define DSR_NVF (1 << 1) /* Non-Valid Flag */
  39. #define DSR_SVF (1 << 0) /* Security Violation Flag */
  40. #define DIER_WNIE (1 << 9) /* Write Next Interrupt Enable */
  41. #define DIER_WCIE (1 << 8) /* Write Complete Interrupt Enable */
  42. #define DIER_WEIE (1 << 7) /* Write Error Interrupt Enable */
  43. #define DIER_CAIE (1 << 4) /* Clock Alarm Interrupt Enable */
  44. /* Driver Private Data */
  45. struct imxdi_data {
  46. struct imxdi_regs __iomem *regs;
  47. int init_done;
  48. };
  49. static struct imxdi_data data;
  50. /*
  51. * This function attempts to clear the dryice write-error flag.
  52. *
  53. * A dryice write error is similar to a bus fault and should not occur in
  54. * normal operation. Clearing the flag requires another write, so the root
  55. * cause of the problem may need to be fixed before the flag can be cleared.
  56. */
  57. static void clear_write_error(void)
  58. {
  59. int cnt;
  60. puts("### Warning: RTC - Register write error!\n");
  61. /* clear the write error flag */
  62. __raw_writel(DSR_WEF, &data.regs->dsr);
  63. /* wait for it to take effect */
  64. for (cnt = 0; cnt < 1000; cnt++) {
  65. if ((__raw_readl(&data.regs->dsr) & DSR_WEF) == 0)
  66. return;
  67. udelay(10);
  68. }
  69. puts("### Error: RTC - Cannot clear write-error flag!\n");
  70. }
  71. /*
  72. * Write a dryice register and wait until it completes.
  73. *
  74. * Use interrupt flags to determine when the write has completed.
  75. */
  76. #define DI_WRITE_WAIT(val, reg) \
  77. ( \
  78. /* do the register write */ \
  79. __raw_writel((val), &data.regs->reg), \
  80. \
  81. di_write_wait((val), #reg) \
  82. )
  83. static int di_write_wait(u32 val, const char *reg)
  84. {
  85. int cnt;
  86. int ret = 0;
  87. int rc = 0;
  88. /* wait for the write to finish */
  89. for (cnt = 0; cnt < 100; cnt++) {
  90. if ((__raw_readl(&data.regs->dsr) & (DSR_WCF | DSR_WEF)) != 0) {
  91. ret = 1;
  92. break;
  93. }
  94. udelay(10);
  95. }
  96. if (ret == 0)
  97. printf("### Warning: RTC - Write-wait timeout "
  98. "val = 0x%.8x reg = %s\n", val, reg);
  99. /* check for write error */
  100. if (__raw_readl(&data.regs->dsr) & DSR_WEF) {
  101. clear_write_error();
  102. rc = -1;
  103. }
  104. return rc;
  105. }
  106. /*
  107. * Initialize dryice hardware
  108. */
  109. static int di_init(void)
  110. {
  111. int rc = 0;
  112. data.regs = (struct imxdi_regs __iomem *)IMX_DRYICE_BASE;
  113. /* mask all interrupts */
  114. __raw_writel(0, &data.regs->dier);
  115. /* put dryice into valid state */
  116. if (__raw_readl(&data.regs->dsr) & DSR_NVF) {
  117. rc = DI_WRITE_WAIT(DSR_NVF | DSR_SVF, dsr);
  118. if (rc)
  119. goto err;
  120. }
  121. /* initialize alarm */
  122. rc = DI_WRITE_WAIT(DCAMR_UNSET, dcamr);
  123. if (rc)
  124. goto err;
  125. rc = DI_WRITE_WAIT(0, dcalr);
  126. if (rc)
  127. goto err;
  128. /* clear alarm flag */
  129. if (__raw_readl(&data.regs->dsr) & DSR_CAF) {
  130. rc = DI_WRITE_WAIT(DSR_CAF, dsr);
  131. if (rc)
  132. goto err;
  133. }
  134. /* the timer won't count if it has never been written to */
  135. if (__raw_readl(&data.regs->dtcmr) == 0) {
  136. rc = DI_WRITE_WAIT(0, dtcmr);
  137. if (rc)
  138. goto err;
  139. }
  140. /* start keeping time */
  141. if (!(__raw_readl(&data.regs->dcr) & DCR_TCE)) {
  142. rc = DI_WRITE_WAIT(__raw_readl(&data.regs->dcr) | DCR_TCE, dcr);
  143. if (rc)
  144. goto err;
  145. }
  146. data.init_done = 1;
  147. return 0;
  148. err:
  149. return rc;
  150. }
  151. int rtc_get(struct rtc_time *tmp)
  152. {
  153. unsigned long now;
  154. int rc = 0;
  155. if (!data.init_done) {
  156. rc = di_init();
  157. if (rc)
  158. goto err;
  159. }
  160. now = __raw_readl(&data.regs->dtcmr);
  161. rtc_to_tm(now, tmp);
  162. err:
  163. return rc;
  164. }
  165. int rtc_set(struct rtc_time *tmp)
  166. {
  167. unsigned long now;
  168. int rc;
  169. if (!data.init_done) {
  170. rc = di_init();
  171. if (rc)
  172. goto err;
  173. }
  174. now = rtc_mktime(tmp);
  175. /* zero the fractional part first */
  176. rc = DI_WRITE_WAIT(0, dtclr);
  177. if (rc == 0)
  178. rc = DI_WRITE_WAIT(now, dtcmr);
  179. err:
  180. return rc;
  181. }
  182. void rtc_reset(void)
  183. {
  184. di_init();
  185. }
  186. #endif