uec_phy.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * Copyright (C) 2005, 2011 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Shlomi Gridish <gridish@freescale.com>
  5. *
  6. * Description: UCC ethernet driver -- PHY handling
  7. * Driver for UEC on QE
  8. * Based on 8260_io/fcc_enet.c
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __UEC_PHY_H__
  13. #define __UEC_PHY_H__
  14. #define MII_end ((u32)-2)
  15. #define MII_read ((u32)-1)
  16. #define MIIMIND_BUSY 0x00000001
  17. #define MIIMIND_NOTVALID 0x00000004
  18. #define UGETH_AN_TIMEOUT 2000
  19. /* Cicada Extended Control Register 1 */
  20. #define MII_CIS8201_EXT_CON1 0x17
  21. #define MII_CIS8201_EXTCON1_INIT 0x0000
  22. /* Cicada Interrupt Mask Register */
  23. #define MII_CIS8201_IMASK 0x19
  24. #define MII_CIS8201_IMASK_IEN 0x8000
  25. #define MII_CIS8201_IMASK_SPEED 0x4000
  26. #define MII_CIS8201_IMASK_LINK 0x2000
  27. #define MII_CIS8201_IMASK_DUPLEX 0x1000
  28. #define MII_CIS8201_IMASK_MASK 0xf000
  29. /* Cicada Interrupt Status Register */
  30. #define MII_CIS8201_ISTAT 0x1a
  31. #define MII_CIS8201_ISTAT_STATUS 0x8000
  32. #define MII_CIS8201_ISTAT_SPEED 0x4000
  33. #define MII_CIS8201_ISTAT_LINK 0x2000
  34. #define MII_CIS8201_ISTAT_DUPLEX 0x1000
  35. /* Cicada Auxiliary Control/Status Register */
  36. #define MII_CIS8201_AUX_CONSTAT 0x1c
  37. #define MII_CIS8201_AUXCONSTAT_INIT 0x0004
  38. #define MII_CIS8201_AUXCONSTAT_DUPLEX 0x0020
  39. #define MII_CIS8201_AUXCONSTAT_SPEED 0x0018
  40. #define MII_CIS8201_AUXCONSTAT_GBIT 0x0010
  41. #define MII_CIS8201_AUXCONSTAT_100 0x0008
  42. /* 88E1011 PHY Status Register */
  43. #define MII_M1011_PHY_SPEC_STATUS 0x11
  44. #define MII_M1011_PHY_SPEC_STATUS_1000 0x8000
  45. #define MII_M1011_PHY_SPEC_STATUS_100 0x4000
  46. #define MII_M1011_PHY_SPEC_STATUS_SPD_MASK 0xc000
  47. #define MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX 0x2000
  48. #define MII_M1011_PHY_SPEC_STATUS_RESOLVED 0x0800
  49. #define MII_M1011_PHY_SPEC_STATUS_LINK 0x0400
  50. #define MII_M1011_IEVENT 0x13
  51. #define MII_M1011_IEVENT_CLEAR 0x0000
  52. #define MII_M1011_IMASK 0x12
  53. #define MII_M1011_IMASK_INIT 0x6400
  54. #define MII_M1011_IMASK_CLEAR 0x0000
  55. /* 88E1111 PHY Register */
  56. #define MII_M1111_PHY_EXT_CR 0x14
  57. #define MII_M1111_RX_DELAY 0x80
  58. #define MII_M1111_TX_DELAY 0x2
  59. #define MII_M1111_PHY_EXT_SR 0x1b
  60. #define MII_M1111_HWCFG_MODE_MASK 0xf
  61. #define MII_M1111_HWCFG_MODE_RGMII 0xb
  62. #define MII_DM9161_SCR 0x10
  63. #define MII_DM9161_SCR_INIT 0x0610
  64. #define MII_DM9161_SCR_RMII_INIT 0x0710
  65. /* DM9161 Specified Configuration and Status Register */
  66. #define MII_DM9161_SCSR 0x11
  67. #define MII_DM9161_SCSR_100F 0x8000
  68. #define MII_DM9161_SCSR_100H 0x4000
  69. #define MII_DM9161_SCSR_10F 0x2000
  70. #define MII_DM9161_SCSR_10H 0x1000
  71. /* DM9161 Interrupt Register */
  72. #define MII_DM9161_INTR 0x15
  73. #define MII_DM9161_INTR_PEND 0x8000
  74. #define MII_DM9161_INTR_DPLX_MASK 0x0800
  75. #define MII_DM9161_INTR_SPD_MASK 0x0400
  76. #define MII_DM9161_INTR_LINK_MASK 0x0200
  77. #define MII_DM9161_INTR_MASK 0x0100
  78. #define MII_DM9161_INTR_DPLX_CHANGE 0x0010
  79. #define MII_DM9161_INTR_SPD_CHANGE 0x0008
  80. #define MII_DM9161_INTR_LINK_CHANGE 0x0004
  81. #define MII_DM9161_INTR_INIT 0x0000
  82. #define MII_DM9161_INTR_STOP \
  83. (MII_DM9161_INTR_DPLX_MASK | MII_DM9161_INTR_SPD_MASK \
  84. | MII_DM9161_INTR_LINK_MASK | MII_DM9161_INTR_MASK)
  85. /* DM9161 10BT Configuration/Status */
  86. #define MII_DM9161_10BTCSR 0x12
  87. #define MII_DM9161_10BTCSR_INIT 0x7800
  88. #define MII_BASIC_FEATURES (SUPPORTED_10baseT_Half | \
  89. SUPPORTED_10baseT_Full | \
  90. SUPPORTED_100baseT_Half | \
  91. SUPPORTED_100baseT_Full | \
  92. SUPPORTED_Autoneg | \
  93. SUPPORTED_TP | \
  94. SUPPORTED_MII)
  95. #define MII_GBIT_FEATURES (MII_BASIC_FEATURES | \
  96. SUPPORTED_1000baseT_Half | \
  97. SUPPORTED_1000baseT_Full)
  98. #define MII_READ_COMMAND 0x00000001
  99. #define MII_INTERRUPT_DISABLED 0x0
  100. #define MII_INTERRUPT_ENABLED 0x1
  101. #define SPEED_10 10
  102. #define SPEED_100 100
  103. #define SPEED_1000 1000
  104. /* Duplex, half or full. */
  105. #define DUPLEX_HALF 0x00
  106. #define DUPLEX_FULL 0x01
  107. /* Indicates what features are supported by the interface. */
  108. #define SUPPORTED_10baseT_Half (1 << 0)
  109. #define SUPPORTED_10baseT_Full (1 << 1)
  110. #define SUPPORTED_100baseT_Half (1 << 2)
  111. #define SUPPORTED_100baseT_Full (1 << 3)
  112. #define SUPPORTED_1000baseT_Half (1 << 4)
  113. #define SUPPORTED_1000baseT_Full (1 << 5)
  114. #define SUPPORTED_Autoneg (1 << 6)
  115. #define SUPPORTED_TP (1 << 7)
  116. #define SUPPORTED_AUI (1 << 8)
  117. #define SUPPORTED_MII (1 << 9)
  118. #define SUPPORTED_FIBRE (1 << 10)
  119. #define SUPPORTED_BNC (1 << 11)
  120. #define SUPPORTED_10000baseT_Full (1 << 12)
  121. #define ADVERTISED_10baseT_Half (1 << 0)
  122. #define ADVERTISED_10baseT_Full (1 << 1)
  123. #define ADVERTISED_100baseT_Half (1 << 2)
  124. #define ADVERTISED_100baseT_Full (1 << 3)
  125. #define ADVERTISED_1000baseT_Half (1 << 4)
  126. #define ADVERTISED_1000baseT_Full (1 << 5)
  127. #define ADVERTISED_Autoneg (1 << 6)
  128. #define ADVERTISED_TP (1 << 7)
  129. #define ADVERTISED_AUI (1 << 8)
  130. #define ADVERTISED_MII (1 << 9)
  131. #define ADVERTISED_FIBRE (1 << 10)
  132. #define ADVERTISED_BNC (1 << 11)
  133. #define ADVERTISED_10000baseT_Full (1 << 12)
  134. /* Taken from mii_if_info and sungem_phy.h */
  135. struct uec_mii_info {
  136. /* Information about the PHY type */
  137. /* And management functions */
  138. struct phy_info *phyinfo;
  139. struct eth_device *dev;
  140. /* forced speed & duplex (no autoneg)
  141. * partner speed & duplex & pause (autoneg)
  142. */
  143. int speed;
  144. int duplex;
  145. int pause;
  146. /* The most recently read link state */
  147. int link;
  148. /* Enabled Interrupts */
  149. u32 interrupts;
  150. u32 advertising;
  151. int autoneg;
  152. int mii_id;
  153. /* private data pointer */
  154. /* For use by PHYs to maintain extra state */
  155. void *priv;
  156. /* Provided by ethernet driver */
  157. int (*mdio_read) (struct eth_device * dev, int mii_id, int reg);
  158. void (*mdio_write) (struct eth_device * dev, int mii_id, int reg,
  159. int val);
  160. };
  161. /* struct phy_info: a structure which defines attributes for a PHY
  162. *
  163. * id will contain a number which represents the PHY. During
  164. * startup, the driver will poll the PHY to find out what its
  165. * UID--as defined by registers 2 and 3--is. The 32-bit result
  166. * gotten from the PHY will be ANDed with phy_id_mask to
  167. * discard any bits which may change based on revision numbers
  168. * unimportant to functionality
  169. *
  170. * There are 6 commands which take a ugeth_mii_info structure.
  171. * Each PHY must declare config_aneg, and read_status.
  172. */
  173. struct phy_info {
  174. u32 phy_id;
  175. char *name;
  176. unsigned int phy_id_mask;
  177. u32 features;
  178. /* Called to initialize the PHY */
  179. int (*init) (struct uec_mii_info * mii_info);
  180. /* Called to suspend the PHY for power */
  181. int (*suspend) (struct uec_mii_info * mii_info);
  182. /* Reconfigures autonegotiation (or disables it) */
  183. int (*config_aneg) (struct uec_mii_info * mii_info);
  184. /* Determines the negotiated speed and duplex */
  185. int (*read_status) (struct uec_mii_info * mii_info);
  186. /* Clears any pending interrupts */
  187. int (*ack_interrupt) (struct uec_mii_info * mii_info);
  188. /* Enables or disables interrupts */
  189. int (*config_intr) (struct uec_mii_info * mii_info);
  190. /* Clears up any memory if needed */
  191. void (*close) (struct uec_mii_info * mii_info);
  192. };
  193. struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info);
  194. void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum,
  195. int value);
  196. int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum);
  197. void mii_clear_phy_interrupt (struct uec_mii_info *mii_info);
  198. void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
  199. u32 interrupts);
  200. #endif /* __UEC_PHY_H__ */