twl4030.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (c) 2009 Wind River Systems, Inc.
  3. * Tom Rix <Tom.Rix at windriver.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * twl4030_power_reset_init is derived from code on omapzoom,
  8. * git://git.omapzoom.com/repo/u-boot.git
  9. *
  10. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  11. *
  12. * twl4030_power_init is from cpu/omap3/common.c, power_init_r
  13. *
  14. * (C) Copyright 2004-2008
  15. * Texas Instruments, <www.ti.com>
  16. *
  17. * Author :
  18. * Sunil Kumar <sunilsaini05 at gmail.com>
  19. * Shashi Ranjan <shashiranjanmca05 at gmail.com>
  20. *
  21. * Derived from Beagle Board and 3430 SDP code by
  22. * Richard Woodruff <r-woodruff2 at ti.com>
  23. * Syed Mohammed Khasim <khasim at ti.com>
  24. */
  25. #include <twl4030.h>
  26. /*
  27. * Power Reset
  28. */
  29. void twl4030_power_reset_init(void)
  30. {
  31. u8 val = 0;
  32. if (twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  33. TWL4030_PM_MASTER_P1_SW_EVENTS, &val)) {
  34. printf("Error:TWL4030: failed to read the power register\n");
  35. printf("Could not initialize hardware reset\n");
  36. } else {
  37. val |= TWL4030_PM_MASTER_SW_EVENTS_STOPON_PWRON;
  38. if (twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  39. TWL4030_PM_MASTER_P1_SW_EVENTS, val)) {
  40. printf("Error:TWL4030: failed to write the power register\n");
  41. printf("Could not initialize hardware reset\n");
  42. }
  43. }
  44. }
  45. /*
  46. * Power off
  47. */
  48. void twl4030_power_off(void)
  49. {
  50. u8 data;
  51. /* PM master unlock (CFG and TST keys) */
  52. data = 0xCE;
  53. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  54. TWL4030_PM_MASTER_PROTECT_KEY, data);
  55. data = 0xEC;
  56. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  57. TWL4030_PM_MASTER_PROTECT_KEY, data);
  58. /* VBAT start disable */
  59. twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  60. TWL4030_PM_MASTER_CFG_P1_TRANSITION, &data);
  61. data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
  62. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  63. TWL4030_PM_MASTER_CFG_P1_TRANSITION, data);
  64. twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  65. TWL4030_PM_MASTER_CFG_P2_TRANSITION, &data);
  66. data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
  67. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  68. TWL4030_PM_MASTER_CFG_P2_TRANSITION, data);
  69. twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  70. TWL4030_PM_MASTER_CFG_P3_TRANSITION, &data);
  71. data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
  72. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  73. TWL4030_PM_MASTER_CFG_P3_TRANSITION, data);
  74. /* High jitter for PWRANA2 */
  75. twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  76. TWL4030_PM_MASTER_CFG_PWRANA2, &data);
  77. data &= ~(TWL4030_PM_MASTER_CFG_PWRANA2_LOJIT0_LOWV |
  78. TWL4030_PM_MASTER_CFG_PWRANA2_LOJIT1_LOWV);
  79. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  80. TWL4030_PM_MASTER_CFG_PWRANA2, data);
  81. /* PM master lock */
  82. data = 0xFF;
  83. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  84. TWL4030_PM_MASTER_PROTECT_KEY, data);
  85. /* Power off */
  86. twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
  87. TWL4030_PM_MASTER_P1_SW_EVENTS, &data);
  88. data |= TWL4030_PM_MASTER_SW_EVENTS_DEVOFF;
  89. twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
  90. TWL4030_PM_MASTER_P1_SW_EVENTS, data);
  91. }
  92. /*
  93. * Set Device Group and Voltage
  94. */
  95. void twl4030_pmrecv_vsel_cfg(u8 vsel_reg, u8 vsel_val,
  96. u8 dev_grp, u8 dev_grp_sel)
  97. {
  98. int ret;
  99. /* Select the Voltage */
  100. ret = twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER, vsel_reg,
  101. vsel_val);
  102. if (ret != 0) {
  103. printf("Could not write vsel to reg %02x (%d)\n",
  104. vsel_reg, ret);
  105. return;
  106. }
  107. /* Select the Device Group (enable the supply if dev_grp_sel != 0) */
  108. ret = twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER, dev_grp,
  109. dev_grp_sel);
  110. if (ret != 0)
  111. printf("Could not write grp_sel to reg %02x (%d)\n",
  112. dev_grp, ret);
  113. }
  114. void twl4030_power_init(void)
  115. {
  116. /* set VAUX3 to 2.8V */
  117. twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VAUX3_DEDICATED,
  118. TWL4030_PM_RECEIVER_VAUX3_VSEL_28,
  119. TWL4030_PM_RECEIVER_VAUX3_DEV_GRP,
  120. TWL4030_PM_RECEIVER_DEV_GRP_P1);
  121. /* set VPLL2 to 1.8V */
  122. twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VPLL2_DEDICATED,
  123. TWL4030_PM_RECEIVER_VPLL2_VSEL_18,
  124. TWL4030_PM_RECEIVER_VPLL2_DEV_GRP,
  125. TWL4030_PM_RECEIVER_DEV_GRP_ALL);
  126. /* set VDAC to 1.8V */
  127. twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VDAC_DEDICATED,
  128. TWL4030_PM_RECEIVER_VDAC_VSEL_18,
  129. TWL4030_PM_RECEIVER_VDAC_DEV_GRP,
  130. TWL4030_PM_RECEIVER_DEV_GRP_P1);
  131. }
  132. void twl4030_power_mmc_init(int dev_index)
  133. {
  134. if (dev_index == 0) {
  135. /* Set VMMC1 to 3.15 Volts */
  136. twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VMMC1_DEDICATED,
  137. TWL4030_PM_RECEIVER_VMMC1_VSEL_32,
  138. TWL4030_PM_RECEIVER_VMMC1_DEV_GRP,
  139. TWL4030_PM_RECEIVER_DEV_GRP_P1);
  140. mdelay(100); /* ramp-up delay from Linux code */
  141. } else if (dev_index == 1) {
  142. /* Set VMMC2 to 3.15 Volts */
  143. twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VMMC2_DEDICATED,
  144. TWL4030_PM_RECEIVER_VMMC2_VSEL_32,
  145. TWL4030_PM_RECEIVER_VMMC2_DEV_GRP,
  146. TWL4030_PM_RECEIVER_DEV_GRP_P1);
  147. mdelay(100); /* ramp-up delay from Linux code */
  148. }
  149. }