comphy_hpipe.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * Copyright (C) 2015-2016 Marvell International Ltd.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _COMPHY_HPIPE_H_
  7. #define _COMPHY_HPIPE_H_
  8. /* SerDes IP register */
  9. #define SD_EXTERNAL_CONFIG0_REG 0
  10. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET 1
  11. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK \
  12. (1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET)
  13. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET 3
  14. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK \
  15. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET)
  16. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET 7
  17. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK \
  18. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET)
  19. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET 11
  20. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK \
  21. (1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET)
  22. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET 12
  23. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK \
  24. (1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET)
  25. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET 14
  26. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK \
  27. (1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET)
  28. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET 15
  29. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK \
  30. (0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET)
  31. #define SD_EXTERNAL_CONFIG1_REG 0x4
  32. #define SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET 3
  33. #define SD_EXTERNAL_CONFIG1_RESET_IN_MASK \
  34. (0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET)
  35. #define SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET 4
  36. #define SD_EXTERNAL_CONFIG1_RX_INIT_MASK \
  37. (0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET)
  38. #define SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET 5
  39. #define SD_EXTERNAL_CONFIG1_RESET_CORE_MASK \
  40. (0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET)
  41. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET 6
  42. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK \
  43. (0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET)
  44. #define SD_EXTERNAL_CONFIG2_REG 0x8
  45. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET 4
  46. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK \
  47. (0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET)
  48. #define SD_EXTERNAL_STATUS0_REG 0x18
  49. #define SD_EXTERNAL_STATUS0_PLL_TX_OFFSET 2
  50. #define SD_EXTERNAL_STATUS0_PLL_TX_MASK \
  51. (0x1 << SD_EXTERNAL_STATUS0_PLL_TX_OFFSET)
  52. #define SD_EXTERNAL_STATUS0_PLL_RX_OFFSET 3
  53. #define SD_EXTERNAL_STATUS0_PLL_RX_MASK \
  54. (0x1 << SD_EXTERNAL_STATUS0_PLL_RX_OFFSET)
  55. #define SD_EXTERNAL_STATUS0_RX_INIT_OFFSET 4
  56. #define SD_EXTERNAL_STATUS0_RX_INIT_MASK \
  57. (0x1 << SD_EXTERNAL_STATUS0_RX_INIT_OFFSET)
  58. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET 6
  59. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_MASK \
  60. (0x1 << SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET)
  61. /* HPIPE register */
  62. #define HPIPE_PWR_PLL_REG 0x4
  63. #define HPIPE_PWR_PLL_REF_FREQ_OFFSET 0
  64. #define HPIPE_PWR_PLL_REF_FREQ_MASK \
  65. (0x1f << HPIPE_PWR_PLL_REF_FREQ_OFFSET)
  66. #define HPIPE_PWR_PLL_PHY_MODE_OFFSET 5
  67. #define HPIPE_PWR_PLL_PHY_MODE_MASK \
  68. (0x7 << HPIPE_PWR_PLL_PHY_MODE_OFFSET)
  69. #define HPIPE_KVCO_CALIB_CTRL_REG 0x8
  70. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET 12
  71. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_MASK \
  72. (0x1 << HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET)
  73. #define HPIPE_CAL_REG1_REG 0xc
  74. #define HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET 10
  75. #define HPIPE_CAL_REG_1_EXT_TXIMP_MASK \
  76. (0x1f << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET)
  77. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET 15
  78. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK \
  79. (0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET)
  80. #define HPIPE_SQUELCH_FFE_SETTING_REG 0x018
  81. #define HPIPE_DFE_REG0 0x01C
  82. #define HPIPE_DFE_RES_FORCE_OFFSET 15
  83. #define HPIPE_DFE_RES_FORCE_MASK \
  84. (0x1 << HPIPE_DFE_RES_FORCE_OFFSET)
  85. #define HPIPE_DFE_F3_F5_REG 0x028
  86. #define HPIPE_DFE_F3_F5_DFE_EN_OFFSET 14
  87. #define HPIPE_DFE_F3_F5_DFE_EN_MASK \
  88. (0x1 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET)
  89. #define HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET 15
  90. #define HPIPE_DFE_F3_F5_DFE_CTRL_MASK \
  91. (0x1 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET)
  92. #define HPIPE_G1_SET_0_REG 0x034
  93. #define HPIPE_G1_SET_0_G1_TX_AMP_OFFSET 1
  94. #define HPIPE_G1_SET_0_G1_TX_AMP_MASK \
  95. (0x1f << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET)
  96. #define HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET 7
  97. #define HPIPE_G1_SET_0_G1_TX_EMPH1_MASK \
  98. (0xf << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET)
  99. #define HPIPE_G1_SET_1_REG 0x038
  100. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET 0
  101. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK \
  102. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET)
  103. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET 3
  104. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK \
  105. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET)
  106. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET 10
  107. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK \
  108. (0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET)
  109. #define HPIPE_G2_SETTINGS_1_REG 0x040
  110. #define HPIPE_G3_SETTINGS_1_REG 0x048
  111. #define HPIPE_G3_RX_SELMUPI_OFFSET 0
  112. #define HPIPE_G3_RX_SELMUPI_MASK \
  113. (0x7 << HPIPE_G3_RX_SELMUPI_OFFSET)
  114. #define HPIPE_G3_RX_SELMUPF_OFFSET 3
  115. #define HPIPE_G3_RX_SELMUPF_MASK \
  116. (0x7 << HPIPE_G3_RX_SELMUPF_OFFSET)
  117. #define HPIPE_G3_SETTING_BIT_OFFSET 13
  118. #define HPIPE_G3_SETTING_BIT_MASK \
  119. (0x1 << HPIPE_G3_SETTING_BIT_OFFSET)
  120. #define HPIPE_LOOPBACK_REG 0x08c
  121. #define HPIPE_LOOPBACK_SEL_OFFSET 1
  122. #define HPIPE_LOOPBACK_SEL_MASK \
  123. (0x7 << HPIPE_LOOPBACK_SEL_OFFSET)
  124. #define HPIPE_SYNC_PATTERN_REG 0x090
  125. #define HPIPE_INTERFACE_REG 0x94
  126. #define HPIPE_INTERFACE_GEN_MAX_OFFSET 10
  127. #define HPIPE_INTERFACE_GEN_MAX_MASK \
  128. (0x3 << HPIPE_INTERFACE_GEN_MAX_OFFSET)
  129. #define HPIPE_INTERFACE_LINK_TRAIN_OFFSET 14
  130. #define HPIPE_INTERFACE_LINK_TRAIN_MASK \
  131. (0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET)
  132. #define HPIPE_ISOLATE_MODE_REG 0x98
  133. #define HPIPE_ISOLATE_MODE_GEN_RX_OFFSET 0
  134. #define HPIPE_ISOLATE_MODE_GEN_RX_MASK \
  135. (0xf << HPIPE_ISOLATE_MODE_GEN_RX_OFFSET)
  136. #define HPIPE_ISOLATE_MODE_GEN_TX_OFFSET 4
  137. #define HPIPE_ISOLATE_MODE_GEN_TX_MASK \
  138. (0xf << HPIPE_ISOLATE_MODE_GEN_TX_OFFSET)
  139. #define HPIPE_G1_SET_2_REG 0xf4
  140. #define HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET 0
  141. #define HPIPE_G1_SET_2_G1_TX_EMPH0_MASK \
  142. (0xf << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET)
  143. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET 4
  144. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK \
  145. (0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_MASK)
  146. #define HPIPE_VTHIMPCAL_CTRL_REG 0x104
  147. #define HPIPE_PCIE_REG0 0x120
  148. #define HPIPE_PCIE_IDLE_SYNC_OFFSET 12
  149. #define HPIPE_PCIE_IDLE_SYNC_MASK \
  150. (0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET)
  151. #define HPIPE_PCIE_SEL_BITS_OFFSET 13
  152. #define HPIPE_PCIE_SEL_BITS_MASK \
  153. (0x3 << HPIPE_PCIE_SEL_BITS_OFFSET)
  154. #define HPIPE_LANE_ALIGN_REG 0x124
  155. #define HPIPE_LANE_ALIGN_OFF_OFFSET 12
  156. #define HPIPE_LANE_ALIGN_OFF_MASK \
  157. (0x1 << HPIPE_LANE_ALIGN_OFF_OFFSET)
  158. #define HPIPE_MISC_REG 0x13C
  159. #define HPIPE_MISC_CLK100M_125M_OFFSET 4
  160. #define HPIPE_MISC_CLK100M_125M_MASK \
  161. (0x1 << HPIPE_MISC_CLK100M_125M_OFFSET)
  162. #define HPIPE_MISC_ICP_FORCE_OFFSET 5
  163. #define HPIPE_MISC_ICP_FORCE_MASK \
  164. (0x1 << HPIPE_MISC_ICP_FORCE_OFFSET)
  165. #define HPIPE_MISC_TXDCLK_2X_OFFSET 6
  166. #define HPIPE_MISC_TXDCLK_2X_MASK \
  167. (0x1 << HPIPE_MISC_TXDCLK_2X_OFFSET)
  168. #define HPIPE_MISC_CLK500_EN_OFFSET 7
  169. #define HPIPE_MISC_CLK500_EN_MASK \
  170. (0x1 << HPIPE_MISC_CLK500_EN_OFFSET)
  171. #define HPIPE_MISC_REFCLK_SEL_OFFSET 10
  172. #define HPIPE_MISC_REFCLK_SEL_MASK \
  173. (0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET)
  174. #define HPIPE_RX_CONTROL_1_REG 0x140
  175. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET 11
  176. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK \
  177. (0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET)
  178. #define HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET 12
  179. #define HPIPE_RX_CONTROL_1_CLK8T_EN_MASK \
  180. (0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET)
  181. #define HPIPE_PWR_CTR_REG 0x148
  182. #define HPIPE_PWR_CTR_RST_DFE_OFFSET 0
  183. #define HPIPE_PWR_CTR_RST_DFE_MASK \
  184. (0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET)
  185. #define HPIPE_PWR_CTR_SFT_RST_OFFSET 10
  186. #define HPIPE_PWR_CTR_SFT_RST_MASK \
  187. (0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET)
  188. #define HPIPE_PLLINTP_REG1 0x150
  189. #define HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG 0x16C
  190. #define HPIPE_SMAPLER_OFFSET 12
  191. #define HPIPE_SMAPLER_MASK \
  192. (0x1 << HPIPE_SMAPLER_OFFSET)
  193. #define HPIPE_TX_REG1_REG 0x174
  194. #define HPIPE_TX_REG1_TX_EMPH_RES_OFFSET 5
  195. #define HPIPE_TX_REG1_TX_EMPH_RES_MASK \
  196. (0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET)
  197. #define HPIPE_TX_REG1_SLC_EN_OFFSET 10
  198. #define HPIPE_TX_REG1_SLC_EN_MASK \
  199. (0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET)
  200. #define HPIPE_PWR_CTR_DTL_REG 0x184
  201. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET 2
  202. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK \
  203. (0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET)
  204. #define HPIPE_RX_REG3 0x188
  205. #define HPIPE_TX_TRAIN_CTRL_0_REG 0x268
  206. #define HPIPE_TX_TRAIN_P2P_HOLD_OFFSET 15
  207. #define HPIPE_TX_TRAIN_P2P_HOLD_MASK \
  208. (0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET)
  209. #define HPIPE_TX_TRAIN_CTRL_REG 0x26C
  210. #define HPIPE_TX_TRAIN_CTRL_G1_OFFSET 0
  211. #define HPIPE_TX_TRAIN_CTRL_G1_MASK \
  212. (0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET)
  213. #define HPIPE_TX_TRAIN_CTRL_GN1_OFFSET 1
  214. #define HPIPE_TX_TRAIN_CTRL_GN1_MASK \
  215. (0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET)
  216. #define HPIPE_TX_TRAIN_CTRL_G0_OFFSET 2
  217. #define HPIPE_TX_TRAIN_CTRL_G0_MASK \
  218. (0x1 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET)
  219. #define HPIPE_TX_TRAIN_CTRL_4_REG 0x278
  220. #define HPIPE_TRX_TRAIN_TIMER_OFFSET 0
  221. #define HPIPE_TRX_TRAIN_TIMER_MASK \
  222. (0x3FF << HPIPE_TRX_TRAIN_TIMER_OFFSET)
  223. #define HPIPE_PCIE_REG1 0x288
  224. #define HPIPE_PCIE_REG3 0x290
  225. #define HPIPE_TX_TRAIN_CTRL_5_REG 0x2A4
  226. #define HPIPE_TX_TRAIN_START_SQ_EN_OFFSET 11
  227. #define HPIPE_TX_TRAIN_START_SQ_EN_MASK \
  228. (0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET)
  229. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET 12
  230. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK \
  231. (0x1 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET)
  232. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET 13
  233. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK \
  234. (0x1 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET)
  235. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET 14
  236. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK \
  237. (0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET)
  238. #define HPIPE_TX_TRAIN_REG 0x31C
  239. #define HPIPE_TX_TRAIN_CHK_INIT_OFFSET 4
  240. #define HPIPE_TX_TRAIN_CHK_INIT_MASK \
  241. (0x1 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET)
  242. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET 7
  243. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK \
  244. (0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET)
  245. #define HPIPE_TX_TRAIN_CTRL_11_REG 0x438
  246. #define HPIPE_TX_STATUS_CHECK_MODE_OFFSET 6
  247. #define HPIPE_TX_TX_STATUS_CHECK_MODE_MASK \
  248. (0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET)
  249. #define HPIPE_TX_NUM_OF_PRESET_OFFSET 10
  250. #define HPIPE_TX_NUM_OF_PRESET_MASK \
  251. (0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET)
  252. #define HPIPE_TX_SWEEP_PRESET_EN_OFFSET 15
  253. #define HPIPE_TX_SWEEP_PRESET_EN_MASK \
  254. (0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET)
  255. #define HPIPE_G1_SETTINGS_3_REG 0x440
  256. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET 9
  257. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK \
  258. (0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET)
  259. #define HPIPE_G1_SETTINGS_4_REG 0x444
  260. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET 8
  261. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK \
  262. (0x3 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET)
  263. #define HPIPE_G2_SETTINGS_3_REG 0x448
  264. #define HPIPE_G2_SETTINGS_4_REG 0x44C
  265. #define HPIPE_G3_SETTING_3_REG 0x450
  266. #define HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET 12
  267. #define HPIPE_G3_FFE_DEG_RES_LEVEL_MASK \
  268. (0x3 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET)
  269. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET 14
  270. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK \
  271. (0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET)
  272. #define HPIPE_G3_SETTING_4_REG 0x454
  273. #define HPIPE_G3_DFE_RES_OFFSET 8
  274. #define HPIPE_G3_DFE_RES_MASK \
  275. (0x3 << HPIPE_G3_DFE_RES_OFFSET)
  276. #define HPIPE_DFE_CTRL_28_REG 0x49C
  277. #define HPIPE_DFE_CTRL_28_PIPE4_OFFSET 7
  278. #define HPIPE_DFE_CTRL_28_PIPE4_MASK \
  279. (0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET)
  280. #define HPIPE_G1_SETTING_5_REG 0x538
  281. #define HPIPE_G1_SETTING_5_G1_ICP_OFFSET 0
  282. #define HPIPE_G1_SETTING_5_G1_ICP_MASK \
  283. (0xf << HPIPE_G1_SETTING_5_G1_ICP_OFFSET)
  284. #define HPIPE_LANE_CONFIG0_REG 0x600
  285. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET 0
  286. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK \
  287. (0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET)
  288. #define HPIPE_LANE_CONFIG1_REG 0x604
  289. #define HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET 9
  290. #define HPIPE_LANE_CONFIG1_MAX_PLL_MASK \
  291. (0x1 << HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET)
  292. #define HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET 10
  293. #define HPIPE_LANE_CONFIG1_GEN2_PLL_MASK \
  294. (0x1 << HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET)
  295. #define HPIPE_LANE_STATUS1_REG 0x60C
  296. #define HPIPE_LANE_STATUS1_PCLK_EN_OFFSET 0
  297. #define HPIPE_LANE_STATUS1_PCLK_EN_MASK \
  298. (0x1 << HPIPE_LANE_STATUS1_PCLK_EN_OFFSET)
  299. #define HPIPE_LANE_CFG4_REG 0x620
  300. #define HPIPE_LANE_CFG4_DFE_CTRL_OFFSET 0
  301. #define HPIPE_LANE_CFG4_DFE_CTRL_MASK \
  302. (0x7 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET)
  303. #define HPIPE_LANE_CFG4_DFE_OVER_OFFSET 6
  304. #define HPIPE_LANE_CFG4_DFE_OVER_MASK \
  305. (0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET)
  306. #define HPIPE_LANE_CFG4_SSC_CTRL_OFFSET 7
  307. #define HPIPE_LANE_CFG4_SSC_CTRL_MASK \
  308. (0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET)
  309. #define HPIPE_LANE_EQU_CONFIG_0_REG 0x69C
  310. #define HPIPE_CFG_PHY_RC_EP_OFFSET 12
  311. #define HPIPE_CFG_PHY_RC_EP_MASK \
  312. (0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET)
  313. #define HPIPE_LANE_EQ_CFG1_REG 0x6a0
  314. #define HPIPE_CFG_UPDATE_POLARITY_OFFSET 12
  315. #define HPIPE_CFG_UPDATE_POLARITY_MASK \
  316. (0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET)
  317. #define HPIPE_RST_CLK_CTRL_REG 0x704
  318. #define HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET 0
  319. #define HPIPE_RST_CLK_CTRL_PIPE_RST_MASK \
  320. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET)
  321. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET 2
  322. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK \
  323. (0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET)
  324. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET 3
  325. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK \
  326. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET)
  327. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET 9
  328. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK \
  329. (0x1 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET)
  330. #define HPIPE_TST_MODE_CTRL_REG 0x708
  331. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET 2
  332. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK \
  333. (0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET)
  334. #define HPIPE_CLK_SRC_LO_REG 0x70c
  335. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET 1
  336. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK \
  337. (0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET)
  338. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET 2
  339. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK \
  340. (0x3 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET)
  341. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET 5
  342. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK \
  343. (0x7 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET)
  344. #define HPIPE_CLK_SRC_HI_REG 0x710
  345. #define HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET 0
  346. #define HPIPE_CLK_SRC_HI_LANE_STRT_MASK \
  347. (0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET)
  348. #define HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET 1
  349. #define HPIPE_CLK_SRC_HI_LANE_BREAK_MASK \
  350. (0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET)
  351. #define HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET 2
  352. #define HPIPE_CLK_SRC_HI_LANE_MASTER_MASK \
  353. (0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET)
  354. #define HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET 7
  355. #define HPIPE_CLK_SRC_HI_MODE_PIPE_MASK \
  356. (0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET)
  357. #define HPIPE_GLOBAL_MISC_CTRL 0x718
  358. #define HPIPE_GLOBAL_PM_CTRL 0x740
  359. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET 0
  360. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK \
  361. (0xFF << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET)
  362. #endif /* _COMPHY_HPIPE_H_ */