uli526x.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. /*
  2. * Copyright 2007, 2010 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Roy Zang <tie-fei.zang@freescale.com>, Sep, 2007
  5. *
  6. * Description:
  7. * ULI 526x Ethernet port driver.
  8. * Based on the Linux driver: drivers/net/tulip/uli526x.c
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <malloc.h>
  14. #include <net.h>
  15. #include <netdev.h>
  16. #include <asm/io.h>
  17. #include <pci.h>
  18. #include <miiphy.h>
  19. /* some kernel function compatible define */
  20. #undef DEBUG
  21. /* Board/System/Debug information/definition */
  22. #define ULI_VENDOR_ID 0x10B9
  23. #define ULI5261_DEVICE_ID 0x5261
  24. #define ULI5263_DEVICE_ID 0x5263
  25. /* ULi M5261 ID*/
  26. #define PCI_ULI5261_ID (ULI5261_DEVICE_ID << 16 | ULI_VENDOR_ID)
  27. /* ULi M5263 ID*/
  28. #define PCI_ULI5263_ID (ULI5263_DEVICE_ID << 16 | ULI_VENDOR_ID)
  29. #define ULI526X_IO_SIZE 0x100
  30. #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
  31. #define RX_DESC_CNT PKTBUFSRX /* Allocated Rx descriptors */
  32. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  33. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  34. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  35. #define TX_BUF_ALLOC 0x300
  36. #define RX_ALLOC_SIZE PKTSIZE
  37. #define ULI526X_RESET 1
  38. #define CR0_DEFAULT 0
  39. #define CR6_DEFAULT 0x22200000
  40. #define CR7_DEFAULT 0x180c1
  41. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  42. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  43. #define MAX_PACKET_SIZE 1514
  44. #define ULI5261_MAX_MULTICAST 14
  45. #define RX_COPY_SIZE 100
  46. #define MAX_CHECK_PACKET 0x8000
  47. #define ULI526X_10MHF 0
  48. #define ULI526X_100MHF 1
  49. #define ULI526X_10MFD 4
  50. #define ULI526X_100MFD 5
  51. #define ULI526X_AUTO 8
  52. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  53. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  54. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  55. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  56. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  57. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  58. /* CR9 definition: SROM/MII */
  59. #define CR9_SROM_READ 0x4800
  60. #define CR9_SRCS 0x1
  61. #define CR9_SRCLK 0x2
  62. #define CR9_CRDOUT 0x8
  63. #define SROM_DATA_0 0x0
  64. #define SROM_DATA_1 0x4
  65. #define PHY_DATA_1 0x20000
  66. #define PHY_DATA_0 0x00000
  67. #define MDCLKH 0x10000
  68. #define PHY_POWER_DOWN 0x800
  69. #define SROM_V41_CODE 0x14
  70. #define SROM_CLK_WRITE(data, ioaddr) do { \
  71. outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
  72. udelay(5); \
  73. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK, ioaddr); \
  74. udelay(5); \
  75. outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
  76. udelay(5); \
  77. } while (0)
  78. /* Structure/enum declaration */
  79. struct tx_desc {
  80. u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  81. char *tx_buf_ptr; /* Data for us */
  82. struct tx_desc *next_tx_desc;
  83. };
  84. struct rx_desc {
  85. u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  86. char *rx_buf_ptr; /* Data for us */
  87. struct rx_desc *next_rx_desc;
  88. };
  89. struct uli526x_board_info {
  90. u32 chip_id; /* Chip vendor/Device ID */
  91. pci_dev_t pdev;
  92. long ioaddr; /* I/O base address */
  93. u32 cr0_data;
  94. u32 cr5_data;
  95. u32 cr6_data;
  96. u32 cr7_data;
  97. u32 cr15_data;
  98. /* pointer for memory physical address */
  99. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  100. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  101. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  102. dma_addr_t first_tx_desc_dma;
  103. dma_addr_t first_rx_desc_dma;
  104. /* descriptor pointer */
  105. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  106. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  107. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  108. struct tx_desc *first_tx_desc;
  109. struct tx_desc *tx_insert_ptr;
  110. struct tx_desc *tx_remove_ptr;
  111. struct rx_desc *first_rx_desc;
  112. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  113. unsigned long tx_packet_cnt; /* transmitted packet count */
  114. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  115. u8 media_mode; /* user specify media mode */
  116. u8 op_mode; /* real work dedia mode */
  117. u8 phy_addr;
  118. /* NIC SROM data */
  119. unsigned char srom[128];
  120. };
  121. enum uli526x_offsets {
  122. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  123. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  124. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  125. DCR15 = 0x78
  126. };
  127. enum uli526x_CR6_bits {
  128. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  129. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  130. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  131. };
  132. /* Global variable declaration -- */
  133. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  134. static struct tx_desc desc_pool_array[DESC_ALL_CNT + 0x20]
  135. __attribute__ ((aligned(32)));
  136. static char buf_pool[TX_BUF_ALLOC * TX_DESC_CNT + 4];
  137. /* For module input parameter */
  138. static int mode = 8;
  139. /* function declaration -- */
  140. static int uli526x_start_xmit(struct eth_device *dev, void *packet, int length);
  141. static const struct ethtool_ops netdev_ethtool_ops;
  142. static u16 read_srom_word(long, int);
  143. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  144. static void allocate_rx_buffer(struct uli526x_board_info *);
  145. static void update_cr6(u32, unsigned long);
  146. static u16 uli_phy_read(unsigned long, u8, u8, u32);
  147. static u16 phy_readby_cr10(unsigned long, u8, u8);
  148. static void uli_phy_write(unsigned long, u8, u8, u16, u32);
  149. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  150. static void phy_write_1bit(unsigned long, u32, u32);
  151. static u16 phy_read_1bit(unsigned long, u32);
  152. static int uli526x_rx_packet(struct eth_device *);
  153. static void uli526x_free_tx_pkt(struct eth_device *,
  154. struct uli526x_board_info *);
  155. static void uli526x_reuse_buf(struct rx_desc *);
  156. static void uli526x_init(struct eth_device *);
  157. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  158. static int uli526x_init_one(struct eth_device *, bd_t *);
  159. static void uli526x_disable(struct eth_device *);
  160. static void set_mac_addr(struct eth_device *);
  161. static struct pci_device_id uli526x_pci_tbl[] = {
  162. { ULI_VENDOR_ID, ULI5261_DEVICE_ID}, /* 5261 device */
  163. { ULI_VENDOR_ID, ULI5263_DEVICE_ID}, /* 5263 device */
  164. {}
  165. };
  166. /* ULI526X network board routine */
  167. /*
  168. * Search ULI526X board, register it
  169. */
  170. int uli526x_initialize(bd_t *bis)
  171. {
  172. pci_dev_t devno;
  173. int card_number = 0;
  174. struct eth_device *dev;
  175. struct uli526x_board_info *db; /* board information structure */
  176. u32 iobase;
  177. int idx = 0;
  178. while (1) {
  179. /* Find PCI device */
  180. devno = pci_find_devices(uli526x_pci_tbl, idx++);
  181. if (devno < 0)
  182. break;
  183. pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
  184. iobase &= ~0xf;
  185. dev = (struct eth_device *)malloc(sizeof *dev);
  186. if (!dev) {
  187. printf("uli526x: Can not allocate memory\n");
  188. break;
  189. }
  190. memset(dev, 0, sizeof(*dev));
  191. sprintf(dev->name, "uli526x#%d", card_number);
  192. db = (struct uli526x_board_info *)
  193. malloc(sizeof(struct uli526x_board_info));
  194. dev->priv = db;
  195. db->pdev = devno;
  196. dev->iobase = iobase;
  197. dev->init = uli526x_init_one;
  198. dev->halt = uli526x_disable;
  199. dev->send = uli526x_start_xmit;
  200. dev->recv = uli526x_rx_packet;
  201. /* init db */
  202. db->ioaddr = dev->iobase;
  203. /* get chip id */
  204. pci_read_config_dword(devno, PCI_VENDOR_ID, &db->chip_id);
  205. #ifdef DEBUG
  206. printf("uli526x: uli526x @0x%x\n", iobase);
  207. printf("uli526x: chip_id%x\n", db->chip_id);
  208. #endif
  209. eth_register(dev);
  210. card_number++;
  211. pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
  212. udelay(10 * 1000);
  213. }
  214. return card_number;
  215. }
  216. static int uli526x_init_one(struct eth_device *dev, bd_t *bis)
  217. {
  218. struct uli526x_board_info *db = dev->priv;
  219. int i;
  220. switch (mode) {
  221. case ULI526X_10MHF:
  222. case ULI526X_100MHF:
  223. case ULI526X_10MFD:
  224. case ULI526X_100MFD:
  225. uli526x_media_mode = mode;
  226. break;
  227. default:
  228. uli526x_media_mode = ULI526X_AUTO;
  229. break;
  230. }
  231. /* Allocate Tx/Rx descriptor memory */
  232. db->desc_pool_ptr = (uchar *)&desc_pool_array[0];
  233. db->desc_pool_dma_ptr = (dma_addr_t)&desc_pool_array[0];
  234. if (db->desc_pool_ptr == NULL)
  235. return -1;
  236. db->buf_pool_ptr = (uchar *)&buf_pool[0];
  237. db->buf_pool_dma_ptr = (dma_addr_t)&buf_pool[0];
  238. if (db->buf_pool_ptr == NULL)
  239. return -1;
  240. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  241. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  242. db->buf_pool_start = db->buf_pool_ptr;
  243. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  244. #ifdef DEBUG
  245. printf("%s(): db->ioaddr= 0x%x\n",
  246. __FUNCTION__, db->ioaddr);
  247. printf("%s(): media_mode= 0x%x\n",
  248. __FUNCTION__, uli526x_media_mode);
  249. printf("%s(): db->desc_pool_ptr= 0x%x\n",
  250. __FUNCTION__, db->desc_pool_ptr);
  251. printf("%s(): db->desc_pool_dma_ptr= 0x%x\n",
  252. __FUNCTION__, db->desc_pool_dma_ptr);
  253. printf("%s(): db->buf_pool_ptr= 0x%x\n",
  254. __FUNCTION__, db->buf_pool_ptr);
  255. printf("%s(): db->buf_pool_dma_ptr= 0x%x\n",
  256. __FUNCTION__, db->buf_pool_dma_ptr);
  257. #endif
  258. /* read 64 word srom data */
  259. for (i = 0; i < 64; i++)
  260. ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr,
  261. i));
  262. /* Set Node address */
  263. if (((db->srom[0] == 0xff) && (db->srom[1] == 0xff)) ||
  264. ((db->srom[0] == 0x00) && (db->srom[1] == 0x00)))
  265. /* SROM absent, so write MAC address to ID Table */
  266. set_mac_addr(dev);
  267. else { /*Exist SROM*/
  268. for (i = 0; i < 6; i++)
  269. dev->enetaddr[i] = db->srom[20 + i];
  270. }
  271. #ifdef DEBUG
  272. for (i = 0; i < 6; i++)
  273. printf("%c%02x", i ? ':' : ' ', dev->enetaddr[i]);
  274. #endif
  275. db->PHY_reg4 = 0x1e0;
  276. /* system variable init */
  277. db->cr6_data = CR6_DEFAULT ;
  278. db->cr6_data |= ULI526X_TXTH_256;
  279. db->cr0_data = CR0_DEFAULT;
  280. uli526x_init(dev);
  281. return 0;
  282. }
  283. static void uli526x_disable(struct eth_device *dev)
  284. {
  285. #ifdef DEBUG
  286. printf("uli526x_disable\n");
  287. #endif
  288. struct uli526x_board_info *db = dev->priv;
  289. if (!((inl(db->ioaddr + DCR12)) & 0x8)) {
  290. /* Reset & stop ULI526X board */
  291. outl(ULI526X_RESET, db->ioaddr + DCR0);
  292. udelay(5);
  293. uli_phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  294. /* reset the board */
  295. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  296. update_cr6(db->cr6_data, dev->iobase);
  297. outl(0, dev->iobase + DCR7); /* Disable Interrupt */
  298. outl(inl(dev->iobase + DCR5), dev->iobase + DCR5);
  299. }
  300. }
  301. /* Initialize ULI526X board
  302. * Reset ULI526X board
  303. * Initialize TX/Rx descriptor chain structure
  304. * Send the set-up frame
  305. * Enable Tx/Rx machine
  306. */
  307. static void uli526x_init(struct eth_device *dev)
  308. {
  309. struct uli526x_board_info *db = dev->priv;
  310. u8 phy_tmp;
  311. u16 phy_value;
  312. u16 phy_reg_reset;
  313. /* Reset M526x MAC controller */
  314. outl(ULI526X_RESET, db->ioaddr + DCR0); /* RESET MAC */
  315. udelay(100);
  316. outl(db->cr0_data, db->ioaddr + DCR0);
  317. udelay(5);
  318. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  319. db->phy_addr = 1;
  320. db->tx_packet_cnt = 0;
  321. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  322. /* peer add */
  323. phy_value = uli_phy_read(db->ioaddr, phy_tmp, 3, db->chip_id);
  324. if (phy_value != 0xffff && phy_value != 0) {
  325. db->phy_addr = phy_tmp;
  326. break;
  327. }
  328. }
  329. #ifdef DEBUG
  330. printf("%s(): db->ioaddr= 0x%x\n", __FUNCTION__, db->ioaddr);
  331. printf("%s(): db->phy_addr= 0x%x\n", __FUNCTION__, db->phy_addr);
  332. #endif
  333. if (phy_tmp == 32)
  334. printf("Can not find the phy address!!!");
  335. /* Parser SROM and media mode */
  336. db->media_mode = uli526x_media_mode;
  337. if (!(inl(db->ioaddr + DCR12) & 0x8)) {
  338. /* Phyxcer capability setting */
  339. phy_reg_reset = uli_phy_read(db->ioaddr,
  340. db->phy_addr, 0, db->chip_id);
  341. phy_reg_reset = (phy_reg_reset | 0x8000);
  342. uli_phy_write(db->ioaddr, db->phy_addr, 0,
  343. phy_reg_reset, db->chip_id);
  344. udelay(500);
  345. /* Process Phyxcer Media Mode */
  346. uli526x_set_phyxcer(db);
  347. }
  348. /* Media Mode Process */
  349. if (!(db->media_mode & ULI526X_AUTO))
  350. db->op_mode = db->media_mode; /* Force Mode */
  351. /* Initialize Transmit/Receive decriptor and CR3/4 */
  352. uli526x_descriptor_init(db, db->ioaddr);
  353. /* Init CR6 to program M526X operation */
  354. update_cr6(db->cr6_data, db->ioaddr);
  355. /* Init CR7, interrupt active bit */
  356. db->cr7_data = CR7_DEFAULT;
  357. outl(db->cr7_data, db->ioaddr + DCR7);
  358. /* Init CR15, Tx jabber and Rx watchdog timer */
  359. outl(db->cr15_data, db->ioaddr + DCR15);
  360. /* Enable ULI526X Tx/Rx function */
  361. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  362. update_cr6(db->cr6_data, db->ioaddr);
  363. while (!(inl(db->ioaddr + DCR12) & 0x8))
  364. udelay(10);
  365. }
  366. /*
  367. * Hardware start transmission.
  368. * Send a packet to media from the upper layer.
  369. */
  370. static int uli526x_start_xmit(struct eth_device *dev, void *packet, int length)
  371. {
  372. struct uli526x_board_info *db = dev->priv;
  373. struct tx_desc *txptr;
  374. unsigned int len = length;
  375. /* Too large packet check */
  376. if (len > MAX_PACKET_SIZE) {
  377. printf(": big packet = %d\n", len);
  378. return 0;
  379. }
  380. /* No Tx resource check, it never happen nromally */
  381. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  382. printf("No Tx resource %ld\n", db->tx_packet_cnt);
  383. return 0;
  384. }
  385. /* Disable NIC interrupt */
  386. outl(0, dev->iobase + DCR7);
  387. /* transmit this packet */
  388. txptr = db->tx_insert_ptr;
  389. memcpy((char *)txptr->tx_buf_ptr, (char *)packet, (int)length);
  390. txptr->tdes1 = cpu_to_le32(0xe1000000 | length);
  391. /* Point to next transmit free descriptor */
  392. db->tx_insert_ptr = txptr->next_tx_desc;
  393. /* Transmit Packet Process */
  394. if ((db->tx_packet_cnt < TX_DESC_CNT)) {
  395. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  396. db->tx_packet_cnt++; /* Ready to send */
  397. outl(0x1, dev->iobase + DCR1); /* Issue Tx polling */
  398. }
  399. /* Got ULI526X status */
  400. db->cr5_data = inl(db->ioaddr + DCR5);
  401. outl(db->cr5_data, db->ioaddr + DCR5);
  402. #ifdef TX_DEBUG
  403. printf("%s(): length = 0x%x\n", __FUNCTION__, length);
  404. printf("%s(): cr5_data=%x\n", __FUNCTION__, db->cr5_data);
  405. #endif
  406. outl(db->cr7_data, dev->iobase + DCR7);
  407. uli526x_free_tx_pkt(dev, db);
  408. return length;
  409. }
  410. /*
  411. * Free TX resource after TX complete
  412. */
  413. static void uli526x_free_tx_pkt(struct eth_device *dev,
  414. struct uli526x_board_info *db)
  415. {
  416. struct tx_desc *txptr;
  417. u32 tdes0;
  418. txptr = db->tx_remove_ptr;
  419. while (db->tx_packet_cnt) {
  420. tdes0 = le32_to_cpu(txptr->tdes0);
  421. /* printf(DRV_NAME ": tdes0=%x\n", tdes0); */
  422. if (tdes0 & 0x80000000)
  423. break;
  424. /* A packet sent completed */
  425. db->tx_packet_cnt--;
  426. if (tdes0 != 0x7fffffff) {
  427. #ifdef TX_DEBUG
  428. printf("%s()tdes0=%x\n", __FUNCTION__, tdes0);
  429. #endif
  430. if (tdes0 & TDES0_ERR_MASK) {
  431. if (tdes0 & 0x0002) { /* UnderRun */
  432. if (!(db->cr6_data & CR6_SFT)) {
  433. db->cr6_data = db->cr6_data |
  434. CR6_SFT;
  435. update_cr6(db->cr6_data,
  436. db->ioaddr);
  437. }
  438. }
  439. }
  440. }
  441. txptr = txptr->next_tx_desc;
  442. }/* End of while */
  443. /* Update TX remove pointer to next */
  444. db->tx_remove_ptr = txptr;
  445. }
  446. /*
  447. * Receive the come packet and pass to upper layer
  448. */
  449. static int uli526x_rx_packet(struct eth_device *dev)
  450. {
  451. struct uli526x_board_info *db = dev->priv;
  452. struct rx_desc *rxptr;
  453. int rxlen = 0;
  454. u32 rdes0;
  455. rxptr = db->rx_ready_ptr;
  456. rdes0 = le32_to_cpu(rxptr->rdes0);
  457. #ifdef RX_DEBUG
  458. printf("%s(): rxptr->rdes0=%x\n", __FUNCTION__, rxptr->rdes0);
  459. #endif
  460. if (!(rdes0 & 0x80000000)) { /* packet owner check */
  461. if ((rdes0 & 0x300) != 0x300) {
  462. /* A packet without First/Last flag */
  463. /* reuse this buf */
  464. printf("A packet without First/Last flag");
  465. uli526x_reuse_buf(rxptr);
  466. } else {
  467. /* A packet with First/Last flag */
  468. rxlen = ((rdes0 >> 16) & 0x3fff) - 4;
  469. #ifdef RX_DEBUG
  470. printf("%s(): rxlen =%x\n", __FUNCTION__, rxlen);
  471. #endif
  472. /* error summary bit check */
  473. if (rdes0 & 0x8000) {
  474. /* This is a error packet */
  475. printf("Error: rdes0: %x\n", rdes0);
  476. }
  477. if (!(rdes0 & 0x8000) ||
  478. ((db->cr6_data & CR6_PM) && (rxlen > 6))) {
  479. #ifdef RX_DEBUG
  480. printf("%s(): rx_skb_ptr =%x\n",
  481. __FUNCTION__, rxptr->rx_buf_ptr);
  482. printf("%s(): rxlen =%x\n",
  483. __FUNCTION__, rxlen);
  484. printf("%s(): buf addr =%x\n",
  485. __FUNCTION__, rxptr->rx_buf_ptr);
  486. printf("%s(): rxlen =%x\n",
  487. __FUNCTION__, rxlen);
  488. int i;
  489. for (i = 0; i < 0x20; i++)
  490. printf("%s(): data[%x] =%x\n",
  491. __FUNCTION__, i, rxptr->rx_buf_ptr[i]);
  492. #endif
  493. net_process_received_packet(
  494. (uchar *)rxptr->rx_buf_ptr, rxlen);
  495. uli526x_reuse_buf(rxptr);
  496. } else {
  497. /* Reuse SKB buffer when the packet is error */
  498. printf("Reuse buffer, rdes0");
  499. uli526x_reuse_buf(rxptr);
  500. }
  501. }
  502. rxptr = rxptr->next_rx_desc;
  503. }
  504. db->rx_ready_ptr = rxptr;
  505. return rxlen;
  506. }
  507. /*
  508. * Reuse the RX buffer
  509. */
  510. static void uli526x_reuse_buf(struct rx_desc *rxptr)
  511. {
  512. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000)))
  513. rxptr->rdes0 = cpu_to_le32(0x80000000);
  514. else
  515. printf("Buffer reuse method error");
  516. }
  517. /*
  518. * Initialize transmit/Receive descriptor
  519. * Using Chain structure, and allocate Tx/Rx buffer
  520. */
  521. static void uli526x_descriptor_init(struct uli526x_board_info *db,
  522. unsigned long ioaddr)
  523. {
  524. struct tx_desc *tmp_tx;
  525. struct rx_desc *tmp_rx;
  526. unsigned char *tmp_buf;
  527. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  528. dma_addr_t tmp_buf_dma;
  529. int i;
  530. /* tx descriptor start pointer */
  531. db->tx_insert_ptr = db->first_tx_desc;
  532. db->tx_remove_ptr = db->first_tx_desc;
  533. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  534. /* rx descriptor start pointer */
  535. db->first_rx_desc = (void *)db->first_tx_desc +
  536. sizeof(struct tx_desc) * TX_DESC_CNT;
  537. db->first_rx_desc_dma = db->first_tx_desc_dma +
  538. sizeof(struct tx_desc) * TX_DESC_CNT;
  539. db->rx_ready_ptr = db->first_rx_desc;
  540. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  541. #ifdef DEBUG
  542. printf("%s(): db->first_tx_desc= 0x%x\n",
  543. __FUNCTION__, db->first_tx_desc);
  544. printf("%s(): db->first_rx_desc_dma= 0x%x\n",
  545. __FUNCTION__, db->first_rx_desc_dma);
  546. #endif
  547. /* Init Transmit chain */
  548. tmp_buf = db->buf_pool_start;
  549. tmp_buf_dma = db->buf_pool_dma_start;
  550. tmp_tx_dma = db->first_tx_desc_dma;
  551. for (tmp_tx = db->first_tx_desc, i = 0;
  552. i < TX_DESC_CNT; i++, tmp_tx++) {
  553. tmp_tx->tx_buf_ptr = (char *)tmp_buf;
  554. tmp_tx->tdes0 = cpu_to_le32(0);
  555. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  556. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  557. tmp_tx_dma += sizeof(struct tx_desc);
  558. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  559. tmp_tx->next_tx_desc = tmp_tx + 1;
  560. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  561. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  562. }
  563. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  564. tmp_tx->next_tx_desc = db->first_tx_desc;
  565. /* Init Receive descriptor chain */
  566. tmp_rx_dma = db->first_rx_desc_dma;
  567. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT;
  568. i++, tmp_rx++) {
  569. tmp_rx->rdes0 = cpu_to_le32(0);
  570. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  571. tmp_rx_dma += sizeof(struct rx_desc);
  572. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  573. tmp_rx->next_rx_desc = tmp_rx + 1;
  574. }
  575. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  576. tmp_rx->next_rx_desc = db->first_rx_desc;
  577. /* pre-allocate Rx buffer */
  578. allocate_rx_buffer(db);
  579. }
  580. /*
  581. * Update CR6 value
  582. * Firstly stop ULI526X, then written value and start
  583. */
  584. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  585. {
  586. outl(cr6_data, ioaddr + DCR6);
  587. udelay(5);
  588. }
  589. /*
  590. * Allocate rx buffer,
  591. */
  592. static void allocate_rx_buffer(struct uli526x_board_info *db)
  593. {
  594. int index;
  595. struct rx_desc *rxptr;
  596. rxptr = db->first_rx_desc;
  597. u32 addr;
  598. for (index = 0; index < RX_DESC_CNT; index++) {
  599. addr = (u32)net_rx_packets[index];
  600. addr += (16 - (addr & 15));
  601. rxptr->rx_buf_ptr = (char *) addr;
  602. rxptr->rdes2 = cpu_to_le32(addr);
  603. rxptr->rdes0 = cpu_to_le32(0x80000000);
  604. #ifdef DEBUG
  605. printf("%s(): Number 0x%x:\n", __FUNCTION__, index);
  606. printf("%s(): addr 0x%x:\n", __FUNCTION__, addr);
  607. printf("%s(): rxptr address = 0x%x\n", __FUNCTION__, rxptr);
  608. printf("%s(): rxptr buf address = 0x%x\n", \
  609. __FUNCTION__, rxptr->rx_buf_ptr);
  610. printf("%s(): rdes2 = 0x%x\n", __FUNCTION__, rxptr->rdes2);
  611. #endif
  612. rxptr = rxptr->next_rx_desc;
  613. }
  614. }
  615. /*
  616. * Read one word data from the serial ROM
  617. */
  618. static u16 read_srom_word(long ioaddr, int offset)
  619. {
  620. int i;
  621. u16 srom_data = 0;
  622. long cr9_ioaddr = ioaddr + DCR9;
  623. outl(CR9_SROM_READ, cr9_ioaddr);
  624. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  625. /* Send the Read Command 110b */
  626. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  627. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  628. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  629. /* Send the offset */
  630. for (i = 5; i >= 0; i--) {
  631. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  632. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  633. }
  634. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  635. for (i = 16; i > 0; i--) {
  636. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  637. udelay(5);
  638. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT)
  639. ? 1 : 0);
  640. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  641. udelay(5);
  642. }
  643. outl(CR9_SROM_READ, cr9_ioaddr);
  644. return srom_data;
  645. }
  646. /*
  647. * Set 10/100 phyxcer capability
  648. * AUTO mode : phyxcer register4 is NIC capability
  649. * Force mode: phyxcer register4 is the force media
  650. */
  651. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  652. {
  653. u16 phy_reg;
  654. /* Phyxcer capability setting */
  655. phy_reg = uli_phy_read(db->ioaddr,
  656. db->phy_addr, 4, db->chip_id) & ~0x01e0;
  657. if (db->media_mode & ULI526X_AUTO) {
  658. /* AUTO Mode */
  659. phy_reg |= db->PHY_reg4;
  660. } else {
  661. /* Force Mode */
  662. switch (db->media_mode) {
  663. case ULI526X_10MHF: phy_reg |= 0x20; break;
  664. case ULI526X_10MFD: phy_reg |= 0x40; break;
  665. case ULI526X_100MHF: phy_reg |= 0x80; break;
  666. case ULI526X_100MFD: phy_reg |= 0x100; break;
  667. }
  668. }
  669. /* Write new capability to Phyxcer Reg4 */
  670. if (!(phy_reg & 0x01e0)) {
  671. phy_reg |= db->PHY_reg4;
  672. db->media_mode |= ULI526X_AUTO;
  673. }
  674. uli_phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  675. /* Restart Auto-Negotiation */
  676. uli_phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  677. udelay(50);
  678. }
  679. /*
  680. * Write a word to Phy register
  681. */
  682. static void uli_phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
  683. u16 phy_data, u32 chip_id)
  684. {
  685. u16 i;
  686. unsigned long ioaddr;
  687. if (chip_id == PCI_ULI5263_ID) {
  688. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  689. return;
  690. }
  691. /* M5261/M5263 Chip */
  692. ioaddr = iobase + DCR9;
  693. /* Send 33 synchronization clock to Phy controller */
  694. for (i = 0; i < 35; i++)
  695. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  696. /* Send start command(01) to Phy */
  697. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  698. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  699. /* Send write command(01) to Phy */
  700. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  701. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  702. /* Send Phy address */
  703. for (i = 0x10; i > 0; i = i >> 1)
  704. phy_write_1bit(ioaddr, phy_addr & i ?
  705. PHY_DATA_1 : PHY_DATA_0, chip_id);
  706. /* Send register address */
  707. for (i = 0x10; i > 0; i = i >> 1)
  708. phy_write_1bit(ioaddr, offset & i ?
  709. PHY_DATA_1 : PHY_DATA_0, chip_id);
  710. /* written trasnition */
  711. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  712. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  713. /* Write a word data to PHY controller */
  714. for (i = 0x8000; i > 0; i >>= 1)
  715. phy_write_1bit(ioaddr, phy_data & i ?
  716. PHY_DATA_1 : PHY_DATA_0, chip_id);
  717. }
  718. /*
  719. * Read a word data from phy register
  720. */
  721. static u16 uli_phy_read(unsigned long iobase, u8 phy_addr, u8 offset,
  722. u32 chip_id)
  723. {
  724. int i;
  725. u16 phy_data;
  726. unsigned long ioaddr;
  727. if (chip_id == PCI_ULI5263_ID)
  728. return phy_readby_cr10(iobase, phy_addr, offset);
  729. /* M5261/M5263 Chip */
  730. ioaddr = iobase + DCR9;
  731. /* Send 33 synchronization clock to Phy controller */
  732. for (i = 0; i < 35; i++)
  733. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  734. /* Send start command(01) to Phy */
  735. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  736. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  737. /* Send read command(10) to Phy */
  738. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  739. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  740. /* Send Phy address */
  741. for (i = 0x10; i > 0; i = i >> 1)
  742. phy_write_1bit(ioaddr, phy_addr & i ?
  743. PHY_DATA_1 : PHY_DATA_0, chip_id);
  744. /* Send register address */
  745. for (i = 0x10; i > 0; i = i >> 1)
  746. phy_write_1bit(ioaddr, offset & i ?
  747. PHY_DATA_1 : PHY_DATA_0, chip_id);
  748. /* Skip transition state */
  749. phy_read_1bit(ioaddr, chip_id);
  750. /* read 16bit data */
  751. for (phy_data = 0, i = 0; i < 16; i++) {
  752. phy_data <<= 1;
  753. phy_data |= phy_read_1bit(ioaddr, chip_id);
  754. }
  755. return phy_data;
  756. }
  757. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  758. {
  759. unsigned long ioaddr, cr10_value;
  760. ioaddr = iobase + DCR10;
  761. cr10_value = phy_addr;
  762. cr10_value = (cr10_value<<5) + offset;
  763. cr10_value = (cr10_value<<16) + 0x08000000;
  764. outl(cr10_value, ioaddr);
  765. udelay(1);
  766. while (1) {
  767. cr10_value = inl(ioaddr);
  768. if (cr10_value & 0x10000000)
  769. break;
  770. }
  771. return (cr10_value&0x0ffff);
  772. }
  773. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr,
  774. u8 offset, u16 phy_data)
  775. {
  776. unsigned long ioaddr, cr10_value;
  777. ioaddr = iobase + DCR10;
  778. cr10_value = phy_addr;
  779. cr10_value = (cr10_value<<5) + offset;
  780. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  781. outl(cr10_value, ioaddr);
  782. udelay(1);
  783. }
  784. /*
  785. * Write one bit data to Phy Controller
  786. */
  787. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  788. {
  789. outl(phy_data , ioaddr); /* MII Clock Low */
  790. udelay(1);
  791. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  792. udelay(1);
  793. outl(phy_data , ioaddr); /* MII Clock Low */
  794. udelay(1);
  795. }
  796. /*
  797. * Read one bit phy data from PHY controller
  798. */
  799. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  800. {
  801. u16 phy_data;
  802. outl(0x50000 , ioaddr);
  803. udelay(1);
  804. phy_data = (inl(ioaddr) >> 19) & 0x1;
  805. outl(0x40000 , ioaddr);
  806. udelay(1);
  807. return phy_data;
  808. }
  809. /*
  810. * Set MAC address to ID Table
  811. */
  812. static void set_mac_addr(struct eth_device *dev)
  813. {
  814. int i;
  815. u16 addr;
  816. struct uli526x_board_info *db = dev->priv;
  817. outl(0x10000, db->ioaddr + DCR0); /* Diagnosis mode */
  818. /* Reset dianostic pointer port */
  819. outl(0x1c0, db->ioaddr + DCR13);
  820. outl(0, db->ioaddr + DCR14); /* Clear reset port */
  821. outl(0x10, db->ioaddr + DCR14); /* Reset ID Table pointer */
  822. outl(0, db->ioaddr + DCR14); /* Clear reset port */
  823. outl(0, db->ioaddr + DCR13); /* Clear CR13 */
  824. /* Select ID Table access port */
  825. outl(0x1b0, db->ioaddr + DCR13);
  826. /* Read MAC address from CR14 */
  827. for (i = 0; i < 3; i++) {
  828. addr = dev->enetaddr[2 * i] | (dev->enetaddr[2 * i + 1] << 8);
  829. outl(addr, db->ioaddr + DCR14);
  830. }
  831. /* write end */
  832. outl(0, db->ioaddr + DCR13); /* Clear CR13 */
  833. outl(0, db->ioaddr + DCR0); /* Clear CR0 */
  834. udelay(10);
  835. return;
  836. }