sun8i_emac.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * (C) Copyright 2016
  3. * Author: Amit Singh Tomar, amittomer25@gmail.com
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Ethernet driver for H3/A64/A83T based SoC's
  8. *
  9. * It is derived from the work done by
  10. * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
  11. *
  12. */
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/gpio.h>
  16. #include <common.h>
  17. #include <dm.h>
  18. #include <fdt_support.h>
  19. #include <linux/err.h>
  20. #include <malloc.h>
  21. #include <miiphy.h>
  22. #include <net.h>
  23. #define MDIO_CMD_MII_BUSY BIT(0)
  24. #define MDIO_CMD_MII_WRITE BIT(1)
  25. #define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
  26. #define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
  27. #define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
  28. #define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
  29. #define CONFIG_TX_DESCR_NUM 32
  30. #define CONFIG_RX_DESCR_NUM 32
  31. #define CONFIG_ETH_BUFSIZE 2048 /* Note must be dma aligned */
  32. /*
  33. * The datasheet says that each descriptor can transfers up to 4096 bytes
  34. * But later, the register documentation reduces that value to 2048,
  35. * using 2048 cause strange behaviours and even BSP driver use 2047
  36. */
  37. #define CONFIG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */
  38. #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
  39. #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
  40. #define H3_EPHY_DEFAULT_VALUE 0x58000
  41. #define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
  42. #define H3_EPHY_ADDR_SHIFT 20
  43. #define REG_PHY_ADDR_MASK GENMASK(4, 0)
  44. #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
  45. #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
  46. #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
  47. #define SC_RMII_EN BIT(13)
  48. #define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
  49. #define SC_ETCS_MASK GENMASK(1, 0)
  50. #define SC_ETCS_EXT_GMII 0x1
  51. #define SC_ETCS_INT_GMII 0x2
  52. #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
  53. #define AHB_GATE_OFFSET_EPHY 0
  54. #if defined(CONFIG_MACH_SUN8I_H3)
  55. #define SUN8I_GPD8_GMAC 2
  56. #else
  57. #define SUN8I_GPD8_GMAC 4
  58. #endif
  59. /* H3/A64 EMAC Register's offset */
  60. #define EMAC_CTL0 0x00
  61. #define EMAC_CTL1 0x04
  62. #define EMAC_INT_STA 0x08
  63. #define EMAC_INT_EN 0x0c
  64. #define EMAC_TX_CTL0 0x10
  65. #define EMAC_TX_CTL1 0x14
  66. #define EMAC_TX_FLOW_CTL 0x1c
  67. #define EMAC_TX_DMA_DESC 0x20
  68. #define EMAC_RX_CTL0 0x24
  69. #define EMAC_RX_CTL1 0x28
  70. #define EMAC_RX_DMA_DESC 0x34
  71. #define EMAC_MII_CMD 0x48
  72. #define EMAC_MII_DATA 0x4c
  73. #define EMAC_ADDR0_HIGH 0x50
  74. #define EMAC_ADDR0_LOW 0x54
  75. #define EMAC_TX_DMA_STA 0xb0
  76. #define EMAC_TX_CUR_DESC 0xb4
  77. #define EMAC_TX_CUR_BUF 0xb8
  78. #define EMAC_RX_DMA_STA 0xc0
  79. #define EMAC_RX_CUR_DESC 0xc4
  80. DECLARE_GLOBAL_DATA_PTR;
  81. enum emac_variant {
  82. A83T_EMAC = 1,
  83. H3_EMAC,
  84. A64_EMAC,
  85. };
  86. struct emac_dma_desc {
  87. u32 status;
  88. u32 st;
  89. u32 buf_addr;
  90. u32 next;
  91. } __aligned(ARCH_DMA_MINALIGN);
  92. struct emac_eth_dev {
  93. struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
  94. struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
  95. char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  96. char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  97. u32 interface;
  98. u32 phyaddr;
  99. u32 link;
  100. u32 speed;
  101. u32 duplex;
  102. u32 phy_configured;
  103. u32 tx_currdescnum;
  104. u32 rx_currdescnum;
  105. u32 addr;
  106. u32 tx_slot;
  107. bool use_internal_phy;
  108. enum emac_variant variant;
  109. void *mac_reg;
  110. phys_addr_t sysctl_reg;
  111. struct phy_device *phydev;
  112. struct mii_dev *bus;
  113. };
  114. static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  115. {
  116. struct emac_eth_dev *priv = bus->priv;
  117. ulong start;
  118. u32 miiaddr = 0;
  119. int timeout = CONFIG_MDIO_TIMEOUT;
  120. miiaddr &= ~MDIO_CMD_MII_WRITE;
  121. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  122. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  123. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  124. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  125. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  126. MDIO_CMD_MII_PHY_ADDR_MASK;
  127. miiaddr |= MDIO_CMD_MII_BUSY;
  128. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  129. start = get_timer(0);
  130. while (get_timer(start) < timeout) {
  131. if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY))
  132. return readl(priv->mac_reg + EMAC_MII_DATA);
  133. udelay(10);
  134. };
  135. return -1;
  136. }
  137. static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  138. u16 val)
  139. {
  140. struct emac_eth_dev *priv = bus->priv;
  141. ulong start;
  142. u32 miiaddr = 0;
  143. int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
  144. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  145. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  146. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  147. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  148. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  149. MDIO_CMD_MII_PHY_ADDR_MASK;
  150. miiaddr |= MDIO_CMD_MII_WRITE;
  151. miiaddr |= MDIO_CMD_MII_BUSY;
  152. writel(val, priv->mac_reg + EMAC_MII_DATA);
  153. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  154. start = get_timer(0);
  155. while (get_timer(start) < timeout) {
  156. if (!(readl(priv->mac_reg + EMAC_MII_CMD) &
  157. MDIO_CMD_MII_BUSY)) {
  158. ret = 0;
  159. break;
  160. }
  161. udelay(10);
  162. };
  163. return ret;
  164. }
  165. static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id)
  166. {
  167. u32 macid_lo, macid_hi;
  168. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  169. (mac_id[3] << 24);
  170. macid_hi = mac_id[4] + (mac_id[5] << 8);
  171. writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
  172. writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
  173. return 0;
  174. }
  175. static void sun8i_adjust_link(struct emac_eth_dev *priv,
  176. struct phy_device *phydev)
  177. {
  178. u32 v;
  179. v = readl(priv->mac_reg + EMAC_CTL0);
  180. if (phydev->duplex)
  181. v |= BIT(0);
  182. else
  183. v &= ~BIT(0);
  184. v &= ~0x0C;
  185. switch (phydev->speed) {
  186. case 1000:
  187. break;
  188. case 100:
  189. v |= BIT(2);
  190. v |= BIT(3);
  191. break;
  192. case 10:
  193. v |= BIT(3);
  194. break;
  195. }
  196. writel(v, priv->mac_reg + EMAC_CTL0);
  197. }
  198. static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
  199. {
  200. if (priv->use_internal_phy) {
  201. /* H3 based SoC's that has an Internal 100MBit PHY
  202. * needs to be configured and powered up before use
  203. */
  204. *reg &= ~H3_EPHY_DEFAULT_MASK;
  205. *reg |= H3_EPHY_DEFAULT_VALUE;
  206. *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
  207. *reg &= ~H3_EPHY_SHUTDOWN;
  208. *reg |= H3_EPHY_SELECT;
  209. } else
  210. /* This is to select External Gigabit PHY on
  211. * the boards with H3 SoC.
  212. */
  213. *reg &= ~H3_EPHY_SELECT;
  214. return 0;
  215. }
  216. static int sun8i_emac_set_syscon(struct emac_eth_dev *priv)
  217. {
  218. int ret;
  219. u32 reg;
  220. reg = readl(priv->sysctl_reg);
  221. if (priv->variant == H3_EMAC) {
  222. ret = sun8i_emac_set_syscon_ephy(priv, &reg);
  223. if (ret)
  224. return ret;
  225. }
  226. reg &= ~(SC_ETCS_MASK | SC_EPIT);
  227. if (priv->variant == H3_EMAC || priv->variant == A64_EMAC)
  228. reg &= ~SC_RMII_EN;
  229. switch (priv->interface) {
  230. case PHY_INTERFACE_MODE_MII:
  231. /* default */
  232. break;
  233. case PHY_INTERFACE_MODE_RGMII:
  234. reg |= SC_EPIT | SC_ETCS_INT_GMII;
  235. break;
  236. case PHY_INTERFACE_MODE_RMII:
  237. if (priv->variant == H3_EMAC ||
  238. priv->variant == A64_EMAC) {
  239. reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
  240. break;
  241. }
  242. /* RMII not supported on A83T */
  243. default:
  244. debug("%s: Invalid PHY interface\n", __func__);
  245. return -EINVAL;
  246. }
  247. writel(reg, priv->sysctl_reg);
  248. return 0;
  249. }
  250. static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
  251. {
  252. struct phy_device *phydev;
  253. phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
  254. if (!phydev)
  255. return -ENODEV;
  256. phy_connect_dev(phydev, dev);
  257. priv->phydev = phydev;
  258. phy_config(priv->phydev);
  259. return 0;
  260. }
  261. static void rx_descs_init(struct emac_eth_dev *priv)
  262. {
  263. struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
  264. char *rxbuffs = &priv->rxbuffer[0];
  265. struct emac_dma_desc *desc_p;
  266. u32 idx;
  267. /* flush Rx buffers */
  268. flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs +
  269. RX_TOTAL_BUFSIZE);
  270. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  271. desc_p = &desc_table_p[idx];
  272. desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]
  273. ;
  274. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  275. desc_p->st |= CONFIG_ETH_RXSIZE;
  276. desc_p->status = BIT(31);
  277. }
  278. /* Correcting the last pointer of the chain */
  279. desc_p->next = (uintptr_t)&desc_table_p[0];
  280. flush_dcache_range((uintptr_t)priv->rx_chain,
  281. (uintptr_t)priv->rx_chain +
  282. sizeof(priv->rx_chain));
  283. writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
  284. priv->rx_currdescnum = 0;
  285. }
  286. static void tx_descs_init(struct emac_eth_dev *priv)
  287. {
  288. struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
  289. char *txbuffs = &priv->txbuffer[0];
  290. struct emac_dma_desc *desc_p;
  291. u32 idx;
  292. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  293. desc_p = &desc_table_p[idx];
  294. desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE]
  295. ;
  296. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  297. desc_p->status = (1 << 31);
  298. desc_p->st = 0;
  299. }
  300. /* Correcting the last pointer of the chain */
  301. desc_p->next = (uintptr_t)&desc_table_p[0];
  302. /* Flush all Tx buffer descriptors */
  303. flush_dcache_range((uintptr_t)priv->tx_chain,
  304. (uintptr_t)priv->tx_chain +
  305. sizeof(priv->tx_chain));
  306. writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
  307. priv->tx_currdescnum = 0;
  308. }
  309. static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
  310. {
  311. u32 reg, v;
  312. int timeout = 100;
  313. reg = readl((priv->mac_reg + EMAC_CTL1));
  314. if (!(reg & 0x1)) {
  315. /* Soft reset MAC */
  316. setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1);
  317. do {
  318. reg = readl(priv->mac_reg + EMAC_CTL1);
  319. } while ((reg & 0x01) != 0 && (--timeout));
  320. if (!timeout) {
  321. printf("%s: Timeout\n", __func__);
  322. return -1;
  323. }
  324. }
  325. /* Rewrite mac address after reset */
  326. _sun8i_write_hwaddr(priv, enetaddr);
  327. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  328. /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/
  329. v |= BIT(1);
  330. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  331. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  332. /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a
  333. * complete frame has been written to RX DMA FIFO
  334. */
  335. v |= BIT(1);
  336. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  337. /* DMA */
  338. writel(8 << 24, priv->mac_reg + EMAC_CTL1);
  339. /* Initialize rx/tx descriptors */
  340. rx_descs_init(priv);
  341. tx_descs_init(priv);
  342. /* PHY Start Up */
  343. genphy_parse_link(priv->phydev);
  344. sun8i_adjust_link(priv, priv->phydev);
  345. /* Start RX DMA */
  346. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  347. v |= BIT(30);
  348. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  349. /* Start TX DMA */
  350. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  351. v |= BIT(30);
  352. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  353. /* Enable RX/TX */
  354. setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  355. setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  356. return 0;
  357. }
  358. static int parse_phy_pins(struct udevice *dev)
  359. {
  360. int offset;
  361. const char *pin_name;
  362. int drive, pull, i;
  363. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  364. "pinctrl-0");
  365. if (offset < 0) {
  366. printf("WARNING: emac: cannot find pinctrl-0 node\n");
  367. return offset;
  368. }
  369. drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  370. "allwinner,drive", 4);
  371. pull = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  372. "allwinner,pull", 0);
  373. for (i = 0; ; i++) {
  374. int pin;
  375. pin_name = fdt_stringlist_get(gd->fdt_blob, offset,
  376. "allwinner,pins", i, NULL);
  377. if (!pin_name)
  378. break;
  379. if (pin_name[0] != 'P')
  380. continue;
  381. pin = (pin_name[1] - 'A') << 5;
  382. if (pin >= 26 << 5)
  383. continue;
  384. pin += simple_strtol(&pin_name[2], NULL, 10);
  385. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD8_GMAC);
  386. sunxi_gpio_set_drv(pin, drive);
  387. sunxi_gpio_set_pull(pin, pull);
  388. }
  389. if (!i) {
  390. printf("WARNING: emac: cannot find allwinner,pins property\n");
  391. return -2;
  392. }
  393. return 0;
  394. }
  395. static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp)
  396. {
  397. u32 status, desc_num = priv->rx_currdescnum;
  398. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  399. int length = -EAGAIN;
  400. int good_packet = 1;
  401. uintptr_t desc_start = (uintptr_t)desc_p;
  402. uintptr_t desc_end = desc_start +
  403. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  404. ulong data_start = (uintptr_t)desc_p->buf_addr;
  405. ulong data_end;
  406. /* Invalidate entire buffer descriptor */
  407. invalidate_dcache_range(desc_start, desc_end);
  408. status = desc_p->status;
  409. /* Check for DMA own bit */
  410. if (!(status & BIT(31))) {
  411. length = (desc_p->status >> 16) & 0x3FFF;
  412. if (length < 0x40) {
  413. good_packet = 0;
  414. debug("RX: Bad Packet (runt)\n");
  415. }
  416. data_end = data_start + length;
  417. /* Invalidate received data */
  418. invalidate_dcache_range(rounddown(data_start,
  419. ARCH_DMA_MINALIGN),
  420. roundup(data_end,
  421. ARCH_DMA_MINALIGN));
  422. if (good_packet) {
  423. if (length > CONFIG_ETH_RXSIZE) {
  424. printf("Received packet is too big (len=%d)\n",
  425. length);
  426. return -EMSGSIZE;
  427. }
  428. *packetp = (uchar *)(ulong)desc_p->buf_addr;
  429. return length;
  430. }
  431. }
  432. return length;
  433. }
  434. static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet,
  435. int len)
  436. {
  437. u32 v, desc_num = priv->tx_currdescnum;
  438. struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
  439. uintptr_t desc_start = (uintptr_t)desc_p;
  440. uintptr_t desc_end = desc_start +
  441. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  442. uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
  443. uintptr_t data_end = data_start +
  444. roundup(len, ARCH_DMA_MINALIGN);
  445. /* Invalidate entire buffer descriptor */
  446. invalidate_dcache_range(desc_start, desc_end);
  447. desc_p->st = len;
  448. /* Mandatory undocumented bit */
  449. desc_p->st |= BIT(24);
  450. memcpy((void *)data_start, packet, len);
  451. /* Flush data to be sent */
  452. flush_dcache_range(data_start, data_end);
  453. /* frame end */
  454. desc_p->st |= BIT(30);
  455. desc_p->st |= BIT(31);
  456. /*frame begin */
  457. desc_p->st |= BIT(29);
  458. desc_p->status = BIT(31);
  459. /*Descriptors st and status field has changed, so FLUSH it */
  460. flush_dcache_range(desc_start, desc_end);
  461. /* Move to next Descriptor and wrap around */
  462. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  463. desc_num = 0;
  464. priv->tx_currdescnum = desc_num;
  465. /* Start the DMA */
  466. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  467. v |= BIT(31);/* mandatory */
  468. v |= BIT(30);/* mandatory */
  469. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  470. return 0;
  471. }
  472. static int sun8i_eth_write_hwaddr(struct udevice *dev)
  473. {
  474. struct eth_pdata *pdata = dev_get_platdata(dev);
  475. struct emac_eth_dev *priv = dev_get_priv(dev);
  476. return _sun8i_write_hwaddr(priv, pdata->enetaddr);
  477. }
  478. static void sun8i_emac_board_setup(struct emac_eth_dev *priv)
  479. {
  480. struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  481. if (priv->use_internal_phy) {
  482. /* Set clock gating for ephy */
  483. setbits_le32(&ccm->bus_gate4, BIT(AHB_GATE_OFFSET_EPHY));
  484. /* Deassert EPHY */
  485. setbits_le32(&ccm->ahb_reset2_cfg, BIT(AHB_RESET_OFFSET_EPHY));
  486. }
  487. /* Set clock gating for emac */
  488. setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC));
  489. /* De-assert EMAC */
  490. setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC));
  491. }
  492. static int sun8i_mdio_init(const char *name, struct emac_eth_dev *priv)
  493. {
  494. struct mii_dev *bus = mdio_alloc();
  495. if (!bus) {
  496. debug("Failed to allocate MDIO bus\n");
  497. return -ENOMEM;
  498. }
  499. bus->read = sun8i_mdio_read;
  500. bus->write = sun8i_mdio_write;
  501. snprintf(bus->name, sizeof(bus->name), name);
  502. bus->priv = (void *)priv;
  503. return mdio_register(bus);
  504. }
  505. static int sun8i_emac_eth_start(struct udevice *dev)
  506. {
  507. struct eth_pdata *pdata = dev_get_platdata(dev);
  508. return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr);
  509. }
  510. static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
  511. {
  512. struct emac_eth_dev *priv = dev_get_priv(dev);
  513. return _sun8i_emac_eth_send(priv, packet, length);
  514. }
  515. static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  516. {
  517. struct emac_eth_dev *priv = dev_get_priv(dev);
  518. return _sun8i_eth_recv(priv, packetp);
  519. }
  520. static int _sun8i_free_pkt(struct emac_eth_dev *priv)
  521. {
  522. u32 desc_num = priv->rx_currdescnum;
  523. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  524. uintptr_t desc_start = (uintptr_t)desc_p;
  525. uintptr_t desc_end = desc_start +
  526. roundup(sizeof(u32), ARCH_DMA_MINALIGN);
  527. /* Make the current descriptor valid again */
  528. desc_p->status |= BIT(31);
  529. /* Flush Status field of descriptor */
  530. flush_dcache_range(desc_start, desc_end);
  531. /* Move to next desc and wrap-around condition. */
  532. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  533. desc_num = 0;
  534. priv->rx_currdescnum = desc_num;
  535. return 0;
  536. }
  537. static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
  538. int length)
  539. {
  540. struct emac_eth_dev *priv = dev_get_priv(dev);
  541. return _sun8i_free_pkt(priv);
  542. }
  543. static void sun8i_emac_eth_stop(struct udevice *dev)
  544. {
  545. struct emac_eth_dev *priv = dev_get_priv(dev);
  546. /* Stop Rx/Tx transmitter */
  547. clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  548. clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  549. /* Stop TX DMA */
  550. clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30));
  551. phy_shutdown(priv->phydev);
  552. }
  553. static int sun8i_emac_eth_probe(struct udevice *dev)
  554. {
  555. struct eth_pdata *pdata = dev_get_platdata(dev);
  556. struct emac_eth_dev *priv = dev_get_priv(dev);
  557. priv->mac_reg = (void *)pdata->iobase;
  558. sun8i_emac_board_setup(priv);
  559. sun8i_emac_set_syscon(priv);
  560. sun8i_mdio_init(dev->name, priv);
  561. priv->bus = miiphy_get_dev_by_name(dev->name);
  562. return sun8i_phy_init(priv, dev);
  563. }
  564. static const struct eth_ops sun8i_emac_eth_ops = {
  565. .start = sun8i_emac_eth_start,
  566. .write_hwaddr = sun8i_eth_write_hwaddr,
  567. .send = sun8i_emac_eth_send,
  568. .recv = sun8i_emac_eth_recv,
  569. .free_pkt = sun8i_eth_free_pkt,
  570. .stop = sun8i_emac_eth_stop,
  571. };
  572. static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev)
  573. {
  574. struct eth_pdata *pdata = dev_get_platdata(dev);
  575. struct emac_eth_dev *priv = dev_get_priv(dev);
  576. const char *phy_mode;
  577. int offset = 0;
  578. pdata->iobase = dev_get_addr_name(dev, "emac");
  579. priv->sysctl_reg = dev_get_addr_name(dev, "syscon");
  580. pdata->phy_interface = -1;
  581. priv->phyaddr = -1;
  582. priv->use_internal_phy = false;
  583. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  584. "phy");
  585. if (offset > 0)
  586. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg",
  587. -1);
  588. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  589. if (phy_mode)
  590. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  591. printf("phy interface%d\n", pdata->phy_interface);
  592. if (pdata->phy_interface == -1) {
  593. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  594. return -EINVAL;
  595. }
  596. priv->variant = dev_get_driver_data(dev);
  597. if (!priv->variant) {
  598. printf("%s: Missing variant '%s'\n", __func__,
  599. (char *)priv->variant);
  600. return -EINVAL;
  601. }
  602. if (priv->variant == H3_EMAC) {
  603. if (fdt_getprop(gd->fdt_blob, dev->of_offset,
  604. "allwinner,use-internal-phy", NULL))
  605. priv->use_internal_phy = true;
  606. }
  607. priv->interface = pdata->phy_interface;
  608. if (!priv->use_internal_phy)
  609. parse_phy_pins(dev);
  610. return 0;
  611. }
  612. static const struct udevice_id sun8i_emac_eth_ids[] = {
  613. {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
  614. {.compatible = "allwinner,sun50i-a64-emac",
  615. .data = (uintptr_t)A64_EMAC },
  616. {.compatible = "allwinner,sun8i-a83t-emac",
  617. .data = (uintptr_t)A83T_EMAC },
  618. { }
  619. };
  620. U_BOOT_DRIVER(eth_sun8i_emac) = {
  621. .name = "eth_sun8i_emac",
  622. .id = UCLASS_ETH,
  623. .of_match = sun8i_emac_eth_ids,
  624. .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata,
  625. .probe = sun8i_emac_eth_probe,
  626. .ops = &sun8i_emac_eth_ops,
  627. .priv_auto_alloc_size = sizeof(struct emac_eth_dev),
  628. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  629. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  630. };