smc91111.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*------------------------------------------------------------------------
  2. . smc91111.h - macros for the LAN91C111 Ethernet Driver
  3. .
  4. . (C) Copyright 2002
  5. . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. . Rolf Offermanns <rof@sysgo.de>
  7. . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
  8. . Developed by Simple Network Magic Corporation (SNMC)
  9. . Copyright (C) 1996 by Erik Stahlman (ES)
  10. .
  11. * SPDX-License-Identifier: GPL-2.0+
  12. .
  13. . This file contains register information and access macros for
  14. . the LAN91C111 single chip ethernet controller. It is a modified
  15. . version of the smc9194.h file.
  16. .
  17. . Information contained in this file was obtained from the LAN91C111
  18. . manual from SMC. To get a copy, if you really want one, you can find
  19. . information under www.smsc.com.
  20. .
  21. . Authors
  22. . Erik Stahlman ( erik@vt.edu )
  23. . Daris A Nevil ( dnevil@snmc.com )
  24. .
  25. . History
  26. . 03/16/01 Daris A Nevil Modified for use with LAN91C111 device
  27. .
  28. ---------------------------------------------------------------------------*/
  29. #ifndef _SMC91111_H_
  30. #define _SMC91111_H_
  31. #include <asm/types.h>
  32. #include <config.h>
  33. /*
  34. * This function may be called by the board specific initialisation code
  35. * in order to override the default mac address.
  36. */
  37. void smc_set_mac_addr (const unsigned char *addr);
  38. /* I want some simple types */
  39. typedef unsigned char byte;
  40. typedef unsigned short word;
  41. typedef unsigned long int dword;
  42. struct smc91111_priv{
  43. u8 dev_num;
  44. };
  45. /*
  46. . DEBUGGING LEVELS
  47. .
  48. . 0 for normal operation
  49. . 1 for slightly more details
  50. . >2 for various levels of increasingly useless information
  51. . 2 for interrupt tracking, status flags
  52. . 3 for packet info
  53. . 4 for complete packet dumps
  54. */
  55. /*#define SMC_DEBUG 0 */
  56. /* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
  57. #define SMC_IO_EXTENT 16
  58. #ifdef CONFIG_CPU_PXA25X
  59. #ifdef CONFIG_XSENGINE
  60. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+((r)<<1))))
  61. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+((r)<<1))))
  62. #define SMC_inb(a,p) ({ \
  63. unsigned int __p = (unsigned int)((a)->iobase + ((p)<<1)); \
  64. unsigned int __v = *(volatile unsigned short *)((__p) & ~2); \
  65. if (__p & 2) __v >>= 8; \
  66. else __v &= 0xff; \
  67. __v; })
  68. #else
  69. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r))))
  70. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+(r))))
  71. #define SMC_inb(a,p) ({ \
  72. unsigned int __p = (unsigned int)((a)->iobase + (p)); \
  73. unsigned int __v = *(volatile unsigned short *)((__p) & ~1); \
  74. if (__p & 1) __v >>= 8; \
  75. else __v &= 0xff; \
  76. __v; })
  77. #endif
  78. #ifdef CONFIG_XSENGINE
  79. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r<<1))) = d)
  80. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+(r<<1))) = d)
  81. #else
  82. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r))) = d)
  83. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+(r))) = d)
  84. #endif
  85. #define SMC_outb(a,d,r) ({ word __d = (byte)(d); \
  86. word __w = SMC_inw((a),(r)&~1); \
  87. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  88. __w |= ((r)&1) ? __d<<8 : __d; \
  89. SMC_outw((a),__w,(r)&~1); \
  90. })
  91. #define SMC_outsl(a,r,b,l) ({ int __i; \
  92. dword *__b2; \
  93. __b2 = (dword *) b; \
  94. for (__i = 0; __i < l; __i++) { \
  95. SMC_outl((a), *(__b2 + __i), r); \
  96. } \
  97. })
  98. #define SMC_outsw(a,r,b,l) ({ int __i; \
  99. word *__b2; \
  100. __b2 = (word *) b; \
  101. for (__i = 0; __i < l; __i++) { \
  102. SMC_outw((a), *(__b2 + __i), r); \
  103. } \
  104. })
  105. #define SMC_insl(a,r,b,l) ({ int __i ; \
  106. dword *__b2; \
  107. __b2 = (dword *) b; \
  108. for (__i = 0; __i < l; __i++) { \
  109. *(__b2 + __i) = SMC_inl((a),(r)); \
  110. SMC_inl((a),0); \
  111. }; \
  112. })
  113. #define SMC_insw(a,r,b,l) ({ int __i ; \
  114. word *__b2; \
  115. __b2 = (word *) b; \
  116. for (__i = 0; __i < l; __i++) { \
  117. *(__b2 + __i) = SMC_inw((a),(r)); \
  118. SMC_inw((a),0); \
  119. }; \
  120. })
  121. #define SMC_insb(a,r,b,l) ({ int __i ; \
  122. byte *__b2; \
  123. __b2 = (byte *) b; \
  124. for (__i = 0; __i < l; __i++) { \
  125. *(__b2 + __i) = SMC_inb((a),(r)); \
  126. SMC_inb((a),0); \
  127. }; \
  128. })
  129. #elif defined(CONFIG_LEON) /* if not CONFIG_CPU_PXA25X */
  130. #define SMC_LEON_SWAP16(_x_) ({ word _x = (_x_); ((_x << 8) | (_x >> 8)); })
  131. #define SMC_LEON_SWAP32(_x_) \
  132. ({ dword _x = (_x_); \
  133. ((_x << 24) | \
  134. ((0x0000FF00UL & _x) << 8) | \
  135. ((0x00FF0000UL & _x) >> 8) | \
  136. (_x >> 24)); })
  137. #define SMC_inl(a,r) (SMC_LEON_SWAP32((*(volatile dword *)((a)->iobase+((r)<<0)))))
  138. #define SMC_inl_nosw(a,r) ((*(volatile dword *)((a)->iobase+((r)<<0))))
  139. #define SMC_inw(a,r) (SMC_LEON_SWAP16((*(volatile word *)((a)->iobase+((r)<<0)))))
  140. #define SMC_inw_nosw(a,r) ((*(volatile word *)((a)->iobase+((r)<<0))))
  141. #define SMC_inb(a,p) ({ \
  142. word ___v = SMC_inw((a),(p) & ~1); \
  143. if ((p) & 1) ___v >>= 8; \
  144. else ___v &= 0xff; \
  145. ___v; })
  146. #define SMC_outl(a,d,r) (*(volatile dword *)((a)->iobase+((r)<<0))=SMC_LEON_SWAP32(d))
  147. #define SMC_outl_nosw(a,d,r) (*(volatile dword *)((a)->iobase+((r)<<0))=(d))
  148. #define SMC_outw(a,d,r) (*(volatile word *)((a)->iobase+((r)<<0))=SMC_LEON_SWAP16(d))
  149. #define SMC_outw_nosw(a,d,r) (*(volatile word *)((a)->iobase+((r)<<0))=(d))
  150. #define SMC_outb(a,d,r) do{ word __d = (byte)(d); \
  151. word __w = SMC_inw((a),(r)&~1); \
  152. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  153. __w |= ((r)&1) ? __d<<8 : __d; \
  154. SMC_outw((a),__w,(r)&~1); \
  155. }while(0)
  156. #define SMC_outsl(a,r,b,l) do{ int __i; \
  157. dword *__b2; \
  158. __b2 = (dword *) b; \
  159. for (__i = 0; __i < l; __i++) { \
  160. SMC_outl_nosw((a), *(__b2 + __i), r); \
  161. } \
  162. }while(0)
  163. #define SMC_outsw(a,r,b,l) do{ int __i; \
  164. word *__b2; \
  165. __b2 = (word *) b; \
  166. for (__i = 0; __i < l; __i++) { \
  167. SMC_outw_nosw((a), *(__b2 + __i), r); \
  168. } \
  169. }while(0)
  170. #define SMC_insl(a,r,b,l) do{ int __i ; \
  171. dword *__b2; \
  172. __b2 = (dword *) b; \
  173. for (__i = 0; __i < l; __i++) { \
  174. *(__b2 + __i) = SMC_inl_nosw((a),(r)); \
  175. }; \
  176. }while(0)
  177. #define SMC_insw(a,r,b,l) do{ int __i ; \
  178. word *__b2; \
  179. __b2 = (word *) b; \
  180. for (__i = 0; __i < l; __i++) { \
  181. *(__b2 + __i) = SMC_inw_nosw((a),(r)); \
  182. }; \
  183. }while(0)
  184. #define SMC_insb(a,r,b,l) do{ int __i ; \
  185. byte *__b2; \
  186. __b2 = (byte *) b; \
  187. for (__i = 0; __i < l; __i++) { \
  188. *(__b2 + __i) = SMC_inb((a),(r)); \
  189. }; \
  190. }while(0)
  191. #elif defined(CONFIG_MS7206SE)
  192. #define SWAB7206(x) ({ word __x = x; ((__x << 8)|(__x >> 8)); })
  193. #define SMC_inw(a, r) *((volatile word*)((a)->iobase + (r)))
  194. #define SMC_inb(a, r) (*((volatile byte*)((a)->iobase + ((r) ^ 0x01))))
  195. #define SMC_insw(a, r, b, l) \
  196. do { \
  197. int __i; \
  198. word *__b2 = (word *)(b); \
  199. for (__i = 0; __i < (l); __i++) { \
  200. *__b2++ = SWAB7206(SMC_inw(a, r)); \
  201. } \
  202. } while (0)
  203. #define SMC_outw(a, d, r) (*((volatile word *)((a)->iobase+(r))) = d)
  204. #define SMC_outb(a, d, r) ({ word __d = (byte)(d); \
  205. word __w = SMC_inw((a), ((r)&(~1))); \
  206. if (((r) & 1)) \
  207. __w = (__w & 0x00ff) | (__d << 8); \
  208. else \
  209. __w = (__w & 0xff00) | (__d); \
  210. SMC_outw((a), __w, ((r)&(~1))); \
  211. })
  212. #define SMC_outsw(a, r, b, l) \
  213. do { \
  214. int __i; \
  215. word *__b2 = (word *)(b); \
  216. for (__i = 0; __i < (l); __i++) { \
  217. SMC_outw(a, SWAB7206(*__b2), r); \
  218. __b2++; \
  219. } \
  220. } while (0)
  221. #else /* if not CONFIG_CPU_PXA25X and not CONFIG_LEON */
  222. #ifndef CONFIG_SMC_USE_IOFUNCS /* these macros don't work on some boards */
  223. /*
  224. * We have only 16 Bit PCMCIA access on Socket 0
  225. */
  226. #ifdef CONFIG_ADNPESC1
  227. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+((r)<<1))))
  228. #elif CONFIG_BLACKFIN
  229. #define SMC_inw(a,r) ({ word __v = (*((volatile word *)((a)->iobase+(r)))); SSYNC(); __v;})
  230. #elif CONFIG_ARM64
  231. #define SMC_inw(a, r) (*((volatile word*)((a)->iobase+((dword)(r)))))
  232. #else
  233. #define SMC_inw(a, r) (*((volatile word*)((a)->iobase+(r))))
  234. #endif
  235. #define SMC_inb(a,r) (((r)&1) ? SMC_inw((a),(r)&~1)>>8 : SMC_inw((a),(r)&0xFF))
  236. #ifdef CONFIG_ADNPESC1
  237. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+((r)<<1))) = d)
  238. #elif CONFIG_BLACKFIN
  239. #define SMC_outw(a, d, r) \
  240. ({ (*((volatile word*)((a)->iobase+((r)))) = d); \
  241. SSYNC(); \
  242. })
  243. #elif CONFIG_ARM64
  244. #define SMC_outw(a, d, r) \
  245. (*((volatile word*)((a)->iobase+((dword)(r)))) = d)
  246. #else
  247. #define SMC_outw(a, d, r) \
  248. (*((volatile word*)((a)->iobase+(r))) = d)
  249. #endif
  250. #define SMC_outb(a,d,r) ({ word __d = (byte)(d); \
  251. word __w = SMC_inw((a),(r)&~1); \
  252. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  253. __w |= ((r)&1) ? __d<<8 : __d; \
  254. SMC_outw((a),__w,(r)&~1); \
  255. })
  256. #if 0
  257. #define SMC_outsw(a,r,b,l) outsw((a)->iobase+(r), (b), (l))
  258. #else
  259. #define SMC_outsw(a,r,b,l) ({ int __i; \
  260. word *__b2; \
  261. __b2 = (word *) b; \
  262. for (__i = 0; __i < l; __i++) { \
  263. SMC_outw((a), *(__b2 + __i), r); \
  264. } \
  265. })
  266. #endif
  267. #if 0
  268. #define SMC_insw(a,r,b,l) insw((a)->iobase+(r), (b), (l))
  269. #else
  270. #define SMC_insw(a,r,b,l) ({ int __i ; \
  271. word *__b2; \
  272. __b2 = (word *) b; \
  273. for (__i = 0; __i < l; __i++) { \
  274. *(__b2 + __i) = SMC_inw((a),(r)); \
  275. SMC_inw((a),0); \
  276. }; \
  277. })
  278. #endif
  279. #endif /* CONFIG_SMC_USE_IOFUNCS */
  280. #if defined(CONFIG_SMC_USE_32_BIT)
  281. #ifdef CONFIG_XSENGINE
  282. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r<<1))))
  283. #else
  284. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r))))
  285. #endif
  286. #define SMC_insl(a,r,b,l) ({ int __i ; \
  287. dword *__b2; \
  288. __b2 = (dword *) b; \
  289. for (__i = 0; __i < l; __i++) { \
  290. *(__b2 + __i) = SMC_inl((a),(r)); \
  291. SMC_inl((a),0); \
  292. }; \
  293. })
  294. #ifdef CONFIG_XSENGINE
  295. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r<<1))) = d)
  296. #else
  297. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r))) = d)
  298. #endif
  299. #define SMC_outsl(a,r,b,l) ({ int __i; \
  300. dword *__b2; \
  301. __b2 = (dword *) b; \
  302. for (__i = 0; __i < l; __i++) { \
  303. SMC_outl((a), *(__b2 + __i), r); \
  304. } \
  305. })
  306. #endif /* CONFIG_SMC_USE_32_BIT */
  307. #endif
  308. /*---------------------------------------------------------------
  309. .
  310. . A description of the SMSC registers is probably in order here,
  311. . although for details, the SMC datasheet is invaluable.
  312. .
  313. . Basically, the chip has 4 banks of registers ( 0 to 3 ), which
  314. . are accessed by writing a number into the BANK_SELECT register
  315. . ( I also use a SMC_SELECT_BANK macro for this ).
  316. .
  317. . The banks are configured so that for most purposes, bank 2 is all
  318. . that is needed for simple run time tasks.
  319. -----------------------------------------------------------------------*/
  320. /*
  321. . Bank Select Register:
  322. .
  323. . yyyy yyyy 0000 00xx
  324. . xx = bank number
  325. . yyyy yyyy = 0x33, for identification purposes.
  326. */
  327. #define BANK_SELECT 14
  328. /* Transmit Control Register */
  329. /* BANK 0 */
  330. #define TCR_REG 0x0000 /* transmit control register */
  331. #define TCR_ENABLE 0x0001 /* When 1 we can transmit */
  332. #define TCR_LOOP 0x0002 /* Controls output pin LBK */
  333. #define TCR_FORCOL 0x0004 /* When 1 will force a collision */
  334. #define TCR_PAD_EN 0x0080 /* When 1 will pad tx frames < 64 bytes w/0 */
  335. #define TCR_NOCRC 0x0100 /* When 1 will not append CRC to tx frames */
  336. #define TCR_MON_CSN 0x0400 /* When 1 tx monitors carrier */
  337. #define TCR_FDUPLX 0x0800 /* When 1 enables full duplex operation */
  338. #define TCR_STP_SQET 0x1000 /* When 1 stops tx if Signal Quality Error */
  339. #define TCR_EPH_LOOP 0x2000 /* When 1 enables EPH block loopback */
  340. #define TCR_SWFDUP 0x8000 /* When 1 enables Switched Full Duplex mode */
  341. #define TCR_CLEAR 0 /* do NOTHING */
  342. /* the default settings for the TCR register : */
  343. /* QUESTION: do I want to enable padding of short packets ? */
  344. #define TCR_DEFAULT TCR_ENABLE
  345. /* EPH Status Register */
  346. /* BANK 0 */
  347. #define EPH_STATUS_REG 0x0002
  348. #define ES_TX_SUC 0x0001 /* Last TX was successful */
  349. #define ES_SNGL_COL 0x0002 /* Single collision detected for last tx */
  350. #define ES_MUL_COL 0x0004 /* Multiple collisions detected for last tx */
  351. #define ES_LTX_MULT 0x0008 /* Last tx was a multicast */
  352. #define ES_16COL 0x0010 /* 16 Collisions Reached */
  353. #define ES_SQET 0x0020 /* Signal Quality Error Test */
  354. #define ES_LTXBRD 0x0040 /* Last tx was a broadcast */
  355. #define ES_TXDEFR 0x0080 /* Transmit Deferred */
  356. #define ES_LATCOL 0x0200 /* Late collision detected on last tx */
  357. #define ES_LOSTCARR 0x0400 /* Lost Carrier Sense */
  358. #define ES_EXC_DEF 0x0800 /* Excessive Deferral */
  359. #define ES_CTR_ROL 0x1000 /* Counter Roll Over indication */
  360. #define ES_LINK_OK 0x4000 /* Driven by inverted value of nLNK pin */
  361. #define ES_TXUNRN 0x8000 /* Tx Underrun */
  362. /* Receive Control Register */
  363. /* BANK 0 */
  364. #define RCR_REG 0x0004
  365. #define RCR_RX_ABORT 0x0001 /* Set if a rx frame was aborted */
  366. #define RCR_PRMS 0x0002 /* Enable promiscuous mode */
  367. #define RCR_ALMUL 0x0004 /* When set accepts all multicast frames */
  368. #define RCR_RXEN 0x0100 /* IFF this is set, we can receive packets */
  369. #define RCR_STRIP_CRC 0x0200 /* When set strips CRC from rx packets */
  370. #define RCR_ABORT_ENB 0x0200 /* When set will abort rx on collision */
  371. #define RCR_FILT_CAR 0x0400 /* When set filters leading 12 bit s of carrier */
  372. #define RCR_SOFTRST 0x8000 /* resets the chip */
  373. /* the normal settings for the RCR register : */
  374. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  375. #define RCR_CLEAR 0x0 /* set it to a base state */
  376. /* Counter Register */
  377. /* BANK 0 */
  378. #define COUNTER_REG 0x0006
  379. /* Memory Information Register */
  380. /* BANK 0 */
  381. #define MIR_REG 0x0008
  382. /* Receive/Phy Control Register */
  383. /* BANK 0 */
  384. #define RPC_REG 0x000A
  385. #define RPC_SPEED 0x2000 /* When 1 PHY is in 100Mbps mode. */
  386. #define RPC_DPLX 0x1000 /* When 1 PHY is in Full-Duplex Mode */
  387. #define RPC_ANEG 0x0800 /* When 1 PHY is in Auto-Negotiate Mode */
  388. #define RPC_LSXA_SHFT 5 /* Bits to shift LS2A,LS1A,LS0A to lsb */
  389. #define RPC_LSXB_SHFT 2 /* Bits to get LS2B,LS1B,LS0B to lsb */
  390. #define RPC_LED_100_10 (0x00) /* LED = 100Mbps OR's with 10Mbps link detect */
  391. #define RPC_LED_RES (0x01) /* LED = Reserved */
  392. #define RPC_LED_10 (0x02) /* LED = 10Mbps link detect */
  393. #define RPC_LED_FD (0x03) /* LED = Full Duplex Mode */
  394. #define RPC_LED_TX_RX (0x04) /* LED = TX or RX packet occurred */
  395. #define RPC_LED_100 (0x05) /* LED = 100Mbps link dectect */
  396. #define RPC_LED_TX (0x06) /* LED = TX packet occurred */
  397. #define RPC_LED_RX (0x07) /* LED = RX packet occurred */
  398. #if defined(CONFIG_DK1C20) || defined(CONFIG_DK1S10)
  399. /* buggy schematic: LEDa -> yellow, LEDb --> green */
  400. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  401. | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
  402. | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
  403. #elif defined(CONFIG_ADNPESC1)
  404. /* SSV ADNP/ESC1 has only one LED: LEDa -> Rx/Tx indicator */
  405. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  406. | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
  407. | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
  408. #else
  409. /* SMSC reference design: LEDa --> green, LEDb --> yellow */
  410. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  411. | (RPC_LED_100_10 << RPC_LSXA_SHFT) \
  412. | (RPC_LED_TX_RX << RPC_LSXB_SHFT) )
  413. #endif
  414. /* Bank 0 0x000C is reserved */
  415. /* Bank Select Register */
  416. /* All Banks */
  417. #define BSR_REG 0x000E
  418. /* Configuration Reg */
  419. /* BANK 1 */
  420. #define CONFIG_REG 0x0000
  421. #define CONFIG_EXT_PHY 0x0200 /* 1=external MII, 0=internal Phy */
  422. #define CONFIG_GPCNTRL 0x0400 /* Inverse value drives pin nCNTRL */
  423. #define CONFIG_NO_WAIT 0x1000 /* When 1 no extra wait states on ISA bus */
  424. #define CONFIG_EPH_POWER_EN 0x8000 /* When 0 EPH is placed into low power mode. */
  425. /* Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low */
  426. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  427. /* Base Address Register */
  428. /* BANK 1 */
  429. #define BASE_REG 0x0002
  430. /* Individual Address Registers */
  431. /* BANK 1 */
  432. #define ADDR0_REG 0x0004
  433. #define ADDR1_REG 0x0006
  434. #define ADDR2_REG 0x0008
  435. /* General Purpose Register */
  436. /* BANK 1 */
  437. #define GP_REG 0x000A
  438. /* Control Register */
  439. /* BANK 1 */
  440. #define CTL_REG 0x000C
  441. #define CTL_RCV_BAD 0x4000 /* When 1 bad CRC packets are received */
  442. #define CTL_AUTO_RELEASE 0x0800 /* When 1 tx pages are released automatically */
  443. #define CTL_LE_ENABLE 0x0080 /* When 1 enables Link Error interrupt */
  444. #define CTL_CR_ENABLE 0x0040 /* When 1 enables Counter Rollover interrupt */
  445. #define CTL_TE_ENABLE 0x0020 /* When 1 enables Transmit Error interrupt */
  446. #define CTL_EEPROM_SELECT 0x0004 /* Controls EEPROM reload & store */
  447. #define CTL_RELOAD 0x0002 /* When set reads EEPROM into registers */
  448. #define CTL_STORE 0x0001 /* When set stores registers into EEPROM */
  449. #define CTL_DEFAULT (0x1A10) /* Autorelease enabled*/
  450. /* MMU Command Register */
  451. /* BANK 2 */
  452. #define MMU_CMD_REG 0x0000
  453. #define MC_BUSY 1 /* When 1 the last release has not completed */
  454. #define MC_NOP (0<<5) /* No Op */
  455. #define MC_ALLOC (1<<5) /* OR with number of 256 byte packets */
  456. #define MC_RESET (2<<5) /* Reset MMU to initial state */
  457. #define MC_REMOVE (3<<5) /* Remove the current rx packet */
  458. #define MC_RELEASE (4<<5) /* Remove and release the current rx packet */
  459. #define MC_FREEPKT (5<<5) /* Release packet in PNR register */
  460. #define MC_ENQUEUE (6<<5) /* Enqueue the packet for transmit */
  461. #define MC_RSTTXFIFO (7<<5) /* Reset the TX FIFOs */
  462. /* Packet Number Register */
  463. /* BANK 2 */
  464. #define PN_REG 0x0002
  465. /* Allocation Result Register */
  466. /* BANK 2 */
  467. #define AR_REG 0x0003
  468. #define AR_FAILED 0x80 /* Alocation Failed */
  469. /* RX FIFO Ports Register */
  470. /* BANK 2 */
  471. #define RXFIFO_REG 0x0004 /* Must be read as a word */
  472. #define RXFIFO_REMPTY 0x8000 /* RX FIFO Empty */
  473. /* TX FIFO Ports Register */
  474. /* BANK 2 */
  475. #define TXFIFO_REG RXFIFO_REG /* Must be read as a word */
  476. #define TXFIFO_TEMPTY 0x80 /* TX FIFO Empty */
  477. /* Pointer Register */
  478. /* BANK 2 */
  479. #define PTR_REG 0x0006
  480. #define PTR_RCV 0x8000 /* 1=Receive area, 0=Transmit area */
  481. #define PTR_AUTOINC 0x4000 /* Auto increment the pointer on each access */
  482. #define PTR_READ 0x2000 /* When 1 the operation is a read */
  483. #define PTR_NOTEMPTY 0x0800 /* When 1 _do not_ write fifo DATA REG */
  484. /* Data Register */
  485. /* BANK 2 */
  486. #define SMC91111_DATA_REG 0x0008
  487. /* Interrupt Status/Acknowledge Register */
  488. /* BANK 2 */
  489. #define SMC91111_INT_REG 0x000C
  490. /* Interrupt Mask Register */
  491. /* BANK 2 */
  492. #define IM_REG 0x000D
  493. #define IM_MDINT 0x80 /* PHY MI Register 18 Interrupt */
  494. #define IM_ERCV_INT 0x40 /* Early Receive Interrupt */
  495. #define IM_EPH_INT 0x20 /* Set by Etheret Protocol Handler section */
  496. #define IM_RX_OVRN_INT 0x10 /* Set by Receiver Overruns */
  497. #define IM_ALLOC_INT 0x08 /* Set when allocation request is completed */
  498. #define IM_TX_EMPTY_INT 0x04 /* Set if the TX FIFO goes empty */
  499. #define IM_TX_INT 0x02 /* Transmit Interrrupt */
  500. #define IM_RCV_INT 0x01 /* Receive Interrupt */
  501. /* Multicast Table Registers */
  502. /* BANK 3 */
  503. #define MCAST_REG1 0x0000
  504. #define MCAST_REG2 0x0002
  505. #define MCAST_REG3 0x0004
  506. #define MCAST_REG4 0x0006
  507. /* Management Interface Register (MII) */
  508. /* BANK 3 */
  509. #define MII_REG 0x0008
  510. #define MII_MSK_CRS100 0x4000 /* Disables CRS100 detection during tx half dup */
  511. #define MII_MDOE 0x0008 /* MII Output Enable */
  512. #define MII_MCLK 0x0004 /* MII Clock, pin MDCLK */
  513. #define MII_MDI 0x0002 /* MII Input, pin MDI */
  514. #define MII_MDO 0x0001 /* MII Output, pin MDO */
  515. /* Revision Register */
  516. /* BANK 3 */
  517. #define REV_REG 0x000A /* ( hi: chip id low: rev # ) */
  518. /* Early RCV Register */
  519. /* BANK 3 */
  520. /* this is NOT on SMC9192 */
  521. #define ERCV_REG 0x000C
  522. #define ERCV_RCV_DISCRD 0x0080 /* When 1 discards a packet being received */
  523. #define ERCV_THRESHOLD 0x001F /* ERCV Threshold Mask */
  524. /* External Register */
  525. /* BANK 7 */
  526. #define EXT_REG 0x0000
  527. #define CHIP_9192 3
  528. #define CHIP_9194 4
  529. #define CHIP_9195 5
  530. #define CHIP_9196 6
  531. #define CHIP_91100 7
  532. #define CHIP_91100FD 8
  533. #define CHIP_91111FD 9
  534. #if 0
  535. static const char * chip_ids[ 15 ] = {
  536. NULL, NULL, NULL,
  537. /* 3 */ "SMC91C90/91C92",
  538. /* 4 */ "SMC91C94",
  539. /* 5 */ "SMC91C95",
  540. /* 6 */ "SMC91C96",
  541. /* 7 */ "SMC91C100",
  542. /* 8 */ "SMC91C100FD",
  543. /* 9 */ "SMC91C111",
  544. NULL, NULL,
  545. NULL, NULL, NULL};
  546. #endif
  547. /*
  548. . Transmit status bits
  549. */
  550. #define TS_SUCCESS 0x0001
  551. #define TS_LOSTCAR 0x0400
  552. #define TS_LATCOL 0x0200
  553. #define TS_16COL 0x0010
  554. /*
  555. . Receive status bits
  556. */
  557. #define RS_ALGNERR 0x8000
  558. #define RS_BRODCAST 0x4000
  559. #define RS_BADCRC 0x2000
  560. #define RS_ODDFRAME 0x1000 /* bug: the LAN91C111 never sets this on receive */
  561. #define RS_TOOLONG 0x0800
  562. #define RS_TOOSHORT 0x0400
  563. #define RS_MULTICAST 0x0001
  564. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  565. /* PHY Types */
  566. enum {
  567. PHY_LAN83C183 = 1, /* LAN91C111 Internal PHY */
  568. PHY_LAN83C180
  569. };
  570. /* PHY Register Addresses (LAN91C111 Internal PHY) */
  571. /* PHY Control Register */
  572. #define PHY_CNTL_REG 0x00
  573. #define PHY_CNTL_RST 0x8000 /* 1=PHY Reset */
  574. #define PHY_CNTL_LPBK 0x4000 /* 1=PHY Loopback */
  575. #define PHY_CNTL_SPEED 0x2000 /* 1=100Mbps, 0=10Mpbs */
  576. #define PHY_CNTL_ANEG_EN 0x1000 /* 1=Enable Auto negotiation */
  577. #define PHY_CNTL_PDN 0x0800 /* 1=PHY Power Down mode */
  578. #define PHY_CNTL_MII_DIS 0x0400 /* 1=MII 4 bit interface disabled */
  579. #define PHY_CNTL_ANEG_RST 0x0200 /* 1=Reset Auto negotiate */
  580. #define PHY_CNTL_DPLX 0x0100 /* 1=Full Duplex, 0=Half Duplex */
  581. #define PHY_CNTL_COLTST 0x0080 /* 1= MII Colision Test */
  582. /* PHY Status Register */
  583. #define PHY_STAT_REG 0x01
  584. #define PHY_STAT_CAP_T4 0x8000 /* 1=100Base-T4 capable */
  585. #define PHY_STAT_CAP_TXF 0x4000 /* 1=100Base-X full duplex capable */
  586. #define PHY_STAT_CAP_TXH 0x2000 /* 1=100Base-X half duplex capable */
  587. #define PHY_STAT_CAP_TF 0x1000 /* 1=10Mbps full duplex capable */
  588. #define PHY_STAT_CAP_TH 0x0800 /* 1=10Mbps half duplex capable */
  589. #define PHY_STAT_CAP_SUPR 0x0040 /* 1=recv mgmt frames with not preamble */
  590. #define PHY_STAT_ANEG_ACK 0x0020 /* 1=ANEG has completed */
  591. #define PHY_STAT_REM_FLT 0x0010 /* 1=Remote Fault detected */
  592. #define PHY_STAT_CAP_ANEG 0x0008 /* 1=Auto negotiate capable */
  593. #define PHY_STAT_LINK 0x0004 /* 1=valid link */
  594. #define PHY_STAT_JAB 0x0002 /* 1=10Mbps jabber condition */
  595. #define PHY_STAT_EXREG 0x0001 /* 1=extended registers implemented */
  596. /* PHY Identifier Registers */
  597. #define PHY_ID1_REG 0x02 /* PHY Identifier 1 */
  598. #define PHY_ID2_REG 0x03 /* PHY Identifier 2 */
  599. /* PHY Auto-Negotiation Advertisement Register */
  600. #define PHY_AD_REG 0x04
  601. #define PHY_AD_NP 0x8000 /* 1=PHY requests exchange of Next Page */
  602. #define PHY_AD_ACK 0x4000 /* 1=got link code word from remote */
  603. #define PHY_AD_RF 0x2000 /* 1=advertise remote fault */
  604. #define PHY_AD_T4 0x0200 /* 1=PHY is capable of 100Base-T4 */
  605. #define PHY_AD_TX_FDX 0x0100 /* 1=PHY is capable of 100Base-TX FDPLX */
  606. #define PHY_AD_TX_HDX 0x0080 /* 1=PHY is capable of 100Base-TX HDPLX */
  607. #define PHY_AD_10_FDX 0x0040 /* 1=PHY is capable of 10Base-T FDPLX */
  608. #define PHY_AD_10_HDX 0x0020 /* 1=PHY is capable of 10Base-T HDPLX */
  609. #define PHY_AD_CSMA 0x0001 /* 1=PHY is capable of 802.3 CMSA */
  610. /* PHY Auto-negotiation Remote End Capability Register */
  611. #define PHY_RMT_REG 0x05
  612. /* Uses same bit definitions as PHY_AD_REG */
  613. /* PHY Configuration Register 1 */
  614. #define PHY_CFG1_REG 0x10
  615. #define PHY_CFG1_LNKDIS 0x8000 /* 1=Rx Link Detect Function disabled */
  616. #define PHY_CFG1_XMTDIS 0x4000 /* 1=TP Transmitter Disabled */
  617. #define PHY_CFG1_XMTPDN 0x2000 /* 1=TP Transmitter Powered Down */
  618. #define PHY_CFG1_BYPSCR 0x0400 /* 1=Bypass scrambler/descrambler */
  619. #define PHY_CFG1_UNSCDS 0x0200 /* 1=Unscramble Idle Reception Disable */
  620. #define PHY_CFG1_EQLZR 0x0100 /* 1=Rx Equalizer Disabled */
  621. #define PHY_CFG1_CABLE 0x0080 /* 1=STP(150ohm), 0=UTP(100ohm) */
  622. #define PHY_CFG1_RLVL0 0x0040 /* 1=Rx Squelch level reduced by 4.5db */
  623. #define PHY_CFG1_TLVL_SHIFT 2 /* Transmit Output Level Adjust */
  624. #define PHY_CFG1_TLVL_MASK 0x003C
  625. #define PHY_CFG1_TRF_MASK 0x0003 /* Transmitter Rise/Fall time */
  626. /* PHY Configuration Register 2 */
  627. #define PHY_CFG2_REG 0x11
  628. #define PHY_CFG2_APOLDIS 0x0020 /* 1=Auto Polarity Correction disabled */
  629. #define PHY_CFG2_JABDIS 0x0010 /* 1=Jabber disabled */
  630. #define PHY_CFG2_MREG 0x0008 /* 1=Multiple register access (MII mgt) */
  631. #define PHY_CFG2_INTMDIO 0x0004 /* 1=Interrupt signaled with MDIO pulseo */
  632. /* PHY Status Output (and Interrupt status) Register */
  633. #define PHY_INT_REG 0x12 /* Status Output (Interrupt Status) */
  634. #define PHY_INT_INT 0x8000 /* 1=bits have changed since last read */
  635. #define PHY_INT_LNKFAIL 0x4000 /* 1=Link Not detected */
  636. #define PHY_INT_LOSSSYNC 0x2000 /* 1=Descrambler has lost sync */
  637. #define PHY_INT_CWRD 0x1000 /* 1=Invalid 4B5B code detected on rx */
  638. #define PHY_INT_SSD 0x0800 /* 1=No Start Of Stream detected on rx */
  639. #define PHY_INT_ESD 0x0400 /* 1=No End Of Stream detected on rx */
  640. #define PHY_INT_RPOL 0x0200 /* 1=Reverse Polarity detected */
  641. #define PHY_INT_JAB 0x0100 /* 1=Jabber detected */
  642. #define PHY_INT_SPDDET 0x0080 /* 1=100Base-TX mode, 0=10Base-T mode */
  643. #define PHY_INT_DPLXDET 0x0040 /* 1=Device in Full Duplex */
  644. /* PHY Interrupt/Status Mask Register */
  645. #define PHY_MASK_REG 0x13 /* Interrupt Mask */
  646. /* Uses the same bit definitions as PHY_INT_REG */
  647. /*-------------------------------------------------------------------------
  648. . I define some macros to make it easier to do somewhat common
  649. . or slightly complicated, repeated tasks.
  650. --------------------------------------------------------------------------*/
  651. /* select a register bank, 0 to 3 */
  652. #define SMC_SELECT_BANK(a,x) { SMC_outw((a), (x), BANK_SELECT ); }
  653. /* this enables an interrupt in the interrupt mask register */
  654. #define SMC_ENABLE_INT(a,x) {\
  655. unsigned char mask;\
  656. SMC_SELECT_BANK((a),2);\
  657. mask = SMC_inb((a), IM_REG );\
  658. mask |= (x);\
  659. SMC_outb( (a), mask, IM_REG ); \
  660. }
  661. /* this disables an interrupt from the interrupt mask register */
  662. #define SMC_DISABLE_INT(a,x) {\
  663. unsigned char mask;\
  664. SMC_SELECT_BANK(2);\
  665. mask = SMC_inb( (a), IM_REG );\
  666. mask &= ~(x);\
  667. SMC_outb( (a), mask, IM_REG ); \
  668. }
  669. /*----------------------------------------------------------------------
  670. . Define the interrupts that I want to receive from the card
  671. .
  672. . I want:
  673. . IM_EPH_INT, for nasty errors
  674. . IM_RCV_INT, for happy received packets
  675. . IM_RX_OVRN_INT, because I have to kick the receiver
  676. . IM_MDINT, for PHY Register 18 Status Changes
  677. --------------------------------------------------------------------------*/
  678. #define SMC_INTERRUPT_MASK (IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | \
  679. IM_MDINT)
  680. #endif /* _SMC_91111_H_ */