xilinx_phy.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Xilinx PCS/PMA Core phy driver
  3. *
  4. * Copyright (C) 2015 - 2016 Xilinx, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <config.h>
  9. #include <common.h>
  10. #include <phy.h>
  11. #include <dm.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. #define MII_PHY_STATUS_SPD_MASK 0x0C00
  14. #define MII_PHY_STATUS_FULLDUPLEX 0x1000
  15. #define MII_PHY_STATUS_1000 0x0800
  16. #define MII_PHY_STATUS_100 0x0400
  17. #define XPCSPMA_PHY_CTRL_ISOLATE_DISABLE 0xFBFF
  18. /* Mask used for ID comparisons */
  19. #define XILINX_PHY_ID_MASK 0xfffffff0
  20. /* Known PHY IDs */
  21. #define XILINX_PHY_ID 0x01740c00
  22. /* struct phy_device dev_flags definitions */
  23. #define XAE_PHY_TYPE_MII 0
  24. #define XAE_PHY_TYPE_GMII 1
  25. #define XAE_PHY_TYPE_RGMII_1_3 2
  26. #define XAE_PHY_TYPE_RGMII_2_0 3
  27. #define XAE_PHY_TYPE_SGMII 4
  28. #define XAE_PHY_TYPE_1000BASE_X 5
  29. static int xilinxphy_startup(struct phy_device *phydev)
  30. {
  31. int err;
  32. int status = 0;
  33. debug("%s\n", __func__);
  34. /* Update the link, but return if there
  35. * was an error
  36. */
  37. err = genphy_update_link(phydev);
  38. if (err)
  39. return err;
  40. if (AUTONEG_ENABLE == phydev->autoneg) {
  41. status = phy_read(phydev, MDIO_DEVAD_NONE, MII_LPA);
  42. status = status & MII_PHY_STATUS_SPD_MASK;
  43. if (status & MII_PHY_STATUS_FULLDUPLEX)
  44. phydev->duplex = DUPLEX_FULL;
  45. else
  46. phydev->duplex = DUPLEX_HALF;
  47. switch (status) {
  48. case MII_PHY_STATUS_1000:
  49. phydev->speed = SPEED_1000;
  50. break;
  51. case MII_PHY_STATUS_100:
  52. phydev->speed = SPEED_100;
  53. break;
  54. default:
  55. phydev->speed = SPEED_10;
  56. break;
  57. }
  58. } else {
  59. int bmcr = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  60. if (bmcr < 0)
  61. return bmcr;
  62. if (bmcr & BMCR_FULLDPLX)
  63. phydev->duplex = DUPLEX_FULL;
  64. else
  65. phydev->duplex = DUPLEX_HALF;
  66. if (bmcr & BMCR_SPEED1000)
  67. phydev->speed = SPEED_1000;
  68. else if (bmcr & BMCR_SPEED100)
  69. phydev->speed = SPEED_100;
  70. else
  71. phydev->speed = SPEED_10;
  72. }
  73. /*
  74. * For 1000BASE-X Phy Mode the speed/duplex will always be
  75. * 1000Mbps/fullduplex
  76. */
  77. if (phydev->flags == XAE_PHY_TYPE_1000BASE_X) {
  78. phydev->duplex = DUPLEX_FULL;
  79. phydev->speed = SPEED_1000;
  80. }
  81. return 0;
  82. }
  83. static int xilinxphy_of_init(struct phy_device *phydev)
  84. {
  85. struct udevice *dev = (struct udevice *)&phydev->dev;
  86. u32 phytype;
  87. debug("%s\n", __func__);
  88. phytype = fdtdec_get_int(gd->fdt_blob, dev->of_offset, "phy-type", -1);
  89. if (phytype == XAE_PHY_TYPE_1000BASE_X)
  90. phydev->flags |= XAE_PHY_TYPE_1000BASE_X;
  91. return 0;
  92. }
  93. static int xilinxphy_config(struct phy_device *phydev)
  94. {
  95. int temp;
  96. debug("%s\n", __func__);
  97. xilinxphy_of_init(phydev);
  98. temp = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  99. temp &= XPCSPMA_PHY_CTRL_ISOLATE_DISABLE;
  100. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, temp);
  101. return 0;
  102. }
  103. static struct phy_driver xilinxphy_driver = {
  104. .uid = XILINX_PHY_ID,
  105. .mask = XILINX_PHY_ID_MASK,
  106. .name = "Xilinx PCS/PMA PHY",
  107. .features = PHY_GBIT_FEATURES,
  108. .config = &xilinxphy_config,
  109. .startup = &xilinxphy_startup,
  110. .shutdown = &genphy_shutdown,
  111. };
  112. int phy_xilinx_init(void)
  113. {
  114. debug("%s\n", __func__);
  115. phy_register(&xilinxphy_driver);
  116. return 0;
  117. }