natsemi.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * National Semiconductor PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. */
  9. #include <phy.h>
  10. /* NatSemi DP83630 */
  11. #define DP83630_PHY_PAGESEL_REG 0x13
  12. #define DP83630_PHY_PTP_COC_REG 0x14
  13. #define DP83630_PHY_PTP_CLKOUT_EN (1<<15)
  14. #define DP83630_PHY_RBR_REG 0x17
  15. static int dp83630_config(struct phy_device *phydev)
  16. {
  17. int ptp_coc_reg;
  18. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  19. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0x6);
  20. ptp_coc_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  21. DP83630_PHY_PTP_COC_REG);
  22. ptp_coc_reg &= ~DP83630_PHY_PTP_CLKOUT_EN;
  23. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PTP_COC_REG,
  24. ptp_coc_reg);
  25. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0);
  26. genphy_config_aneg(phydev);
  27. return 0;
  28. }
  29. static struct phy_driver DP83630_driver = {
  30. .name = "NatSemi DP83630",
  31. .uid = 0x20005ce1,
  32. .mask = 0xfffffff0,
  33. .features = PHY_BASIC_FEATURES,
  34. .config = &dp83630_config,
  35. .startup = &genphy_startup,
  36. .shutdown = &genphy_shutdown,
  37. };
  38. /* DP83865 Link and Auto-Neg Status Register */
  39. #define MIIM_DP83865_LANR 0x11
  40. #define MIIM_DP83865_SPD_MASK 0x0018
  41. #define MIIM_DP83865_SPD_1000 0x0010
  42. #define MIIM_DP83865_SPD_100 0x0008
  43. #define MIIM_DP83865_DPX_FULL 0x0002
  44. /* NatSemi DP83865 */
  45. static int dp838xx_config(struct phy_device *phydev)
  46. {
  47. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  48. genphy_config_aneg(phydev);
  49. return 0;
  50. }
  51. static int dp83865_parse_status(struct phy_device *phydev)
  52. {
  53. int mii_reg;
  54. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_DP83865_LANR);
  55. switch (mii_reg & MIIM_DP83865_SPD_MASK) {
  56. case MIIM_DP83865_SPD_1000:
  57. phydev->speed = SPEED_1000;
  58. break;
  59. case MIIM_DP83865_SPD_100:
  60. phydev->speed = SPEED_100;
  61. break;
  62. default:
  63. phydev->speed = SPEED_10;
  64. break;
  65. }
  66. if (mii_reg & MIIM_DP83865_DPX_FULL)
  67. phydev->duplex = DUPLEX_FULL;
  68. else
  69. phydev->duplex = DUPLEX_HALF;
  70. return 0;
  71. }
  72. static int dp83865_startup(struct phy_device *phydev)
  73. {
  74. int ret;
  75. ret = genphy_update_link(phydev);
  76. if (ret)
  77. return ret;
  78. return dp83865_parse_status(phydev);
  79. }
  80. static struct phy_driver DP83865_driver = {
  81. .name = "NatSemi DP83865",
  82. .uid = 0x20005c70,
  83. .mask = 0xfffffff0,
  84. .features = PHY_GBIT_FEATURES,
  85. .config = &dp838xx_config,
  86. .startup = &dp83865_startup,
  87. .shutdown = &genphy_shutdown,
  88. };
  89. /* NatSemi DP83848 */
  90. static int dp83848_parse_status(struct phy_device *phydev)
  91. {
  92. int mii_reg;
  93. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMSR);
  94. if(mii_reg & (BMSR_100FULL | BMSR_100HALF)) {
  95. phydev->speed = SPEED_100;
  96. } else {
  97. phydev->speed = SPEED_10;
  98. }
  99. if (mii_reg & (BMSR_10FULL | BMSR_100FULL)) {
  100. phydev->duplex = DUPLEX_FULL;
  101. } else {
  102. phydev->duplex = DUPLEX_HALF;
  103. }
  104. return 0;
  105. }
  106. static int dp83848_startup(struct phy_device *phydev)
  107. {
  108. int ret;
  109. ret = genphy_update_link(phydev);
  110. if (ret)
  111. return ret;
  112. return dp83848_parse_status(phydev);
  113. }
  114. static struct phy_driver DP83848_driver = {
  115. .name = "NatSemi DP83848",
  116. .uid = 0x20005c90,
  117. .mask = 0x2000ff90,
  118. .features = PHY_BASIC_FEATURES,
  119. .config = &dp838xx_config,
  120. .startup = &dp83848_startup,
  121. .shutdown = &genphy_shutdown,
  122. };
  123. int phy_natsemi_init(void)
  124. {
  125. phy_register(&DP83630_driver);
  126. phy_register(&DP83865_driver);
  127. phy_register(&DP83848_driver);
  128. return 0;
  129. }