marvell.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Marvell PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <errno.h>
  12. #include <phy.h>
  13. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  14. /* 88E1011 PHY Status Register */
  15. #define MIIM_88E1xxx_PHY_STATUS 0x11
  16. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  17. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  18. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  19. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  20. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  21. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  22. #define MIIM_88E1xxx_PHY_SCR 0x10
  23. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  24. /* 88E1111 PHY LED Control Register */
  25. #define MIIM_88E1111_PHY_LED_CONTROL 24
  26. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  27. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  28. /* 88E1111 Extended PHY Specific Control Register */
  29. #define MIIM_88E1111_PHY_EXT_CR 0x14
  30. #define MIIM_88E1111_RX_DELAY 0x80
  31. #define MIIM_88E1111_TX_DELAY 0x2
  32. /* 88E1111 Extended PHY Specific Status Register */
  33. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  34. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  35. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  36. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  37. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  38. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  39. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  40. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  41. #define MIIM_88E1111_COPPER 0
  42. #define MIIM_88E1111_FIBER 1
  43. /* 88E1118 PHY defines */
  44. #define MIIM_88E1118_PHY_PAGE 22
  45. #define MIIM_88E1118_PHY_LED_PAGE 3
  46. /* 88E1121 PHY LED Control Register */
  47. #define MIIM_88E1121_PHY_LED_CTRL 16
  48. #define MIIM_88E1121_PHY_LED_PAGE 3
  49. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  50. /* 88E1121 PHY IRQ Enable/Status Register */
  51. #define MIIM_88E1121_PHY_IRQ_EN 18
  52. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  53. #define MIIM_88E1121_PHY_PAGE 22
  54. /* 88E1145 Extended PHY Specific Control Register */
  55. #define MIIM_88E1145_PHY_EXT_CR 20
  56. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  57. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  58. #define MIIM_88E1145_PHY_LED_CONTROL 24
  59. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  60. #define MIIM_88E1145_PHY_PAGE 29
  61. #define MIIM_88E1145_PHY_CAL_OV 30
  62. #define MIIM_88E1149_PHY_PAGE 29
  63. /* 88E1310 PHY defines */
  64. #define MIIM_88E1310_PHY_LED_CTRL 16
  65. #define MIIM_88E1310_PHY_IRQ_EN 18
  66. #define MIIM_88E1310_PHY_RGMII_CTRL 21
  67. #define MIIM_88E1310_PHY_PAGE 22
  68. /* Marvell 88E1011S */
  69. static int m88e1011s_config(struct phy_device *phydev)
  70. {
  71. /* Reset and configure the PHY */
  72. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  73. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  74. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  75. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  76. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  77. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  78. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  79. genphy_config_aneg(phydev);
  80. return 0;
  81. }
  82. /* Parse the 88E1011's status register for speed and duplex
  83. * information
  84. */
  85. static int m88e1xxx_parse_status(struct phy_device *phydev)
  86. {
  87. unsigned int speed;
  88. unsigned int mii_reg;
  89. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  90. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  91. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  92. int i = 0;
  93. puts("Waiting for PHY realtime link");
  94. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  95. /* Timeout reached ? */
  96. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  97. puts(" TIMEOUT !\n");
  98. phydev->link = 0;
  99. return -ETIMEDOUT;
  100. }
  101. if ((i++ % 1000) == 0)
  102. putc('.');
  103. udelay(1000);
  104. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  105. MIIM_88E1xxx_PHY_STATUS);
  106. }
  107. puts(" done\n");
  108. udelay(500000); /* another 500 ms (results in faster booting) */
  109. } else {
  110. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  111. phydev->link = 1;
  112. else
  113. phydev->link = 0;
  114. }
  115. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  116. phydev->duplex = DUPLEX_FULL;
  117. else
  118. phydev->duplex = DUPLEX_HALF;
  119. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  120. switch (speed) {
  121. case MIIM_88E1xxx_PHYSTAT_GBIT:
  122. phydev->speed = SPEED_1000;
  123. break;
  124. case MIIM_88E1xxx_PHYSTAT_100:
  125. phydev->speed = SPEED_100;
  126. break;
  127. default:
  128. phydev->speed = SPEED_10;
  129. break;
  130. }
  131. return 0;
  132. }
  133. static int m88e1011s_startup(struct phy_device *phydev)
  134. {
  135. int ret;
  136. ret = genphy_update_link(phydev);
  137. if (ret)
  138. return ret;
  139. return m88e1xxx_parse_status(phydev);
  140. }
  141. /* Marvell 88E1111S */
  142. static int m88e1111s_config(struct phy_device *phydev)
  143. {
  144. int reg;
  145. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  146. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  147. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  148. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  149. reg = phy_read(phydev,
  150. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  151. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  152. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  153. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  154. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  155. reg &= ~MIIM_88E1111_TX_DELAY;
  156. reg |= MIIM_88E1111_RX_DELAY;
  157. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  158. reg &= ~MIIM_88E1111_RX_DELAY;
  159. reg |= MIIM_88E1111_TX_DELAY;
  160. }
  161. phy_write(phydev,
  162. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  163. reg = phy_read(phydev,
  164. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  165. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  166. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  167. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  168. else
  169. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  170. phy_write(phydev,
  171. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  172. }
  173. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  174. reg = phy_read(phydev,
  175. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  176. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  177. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  178. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  179. phy_write(phydev, MDIO_DEVAD_NONE,
  180. MIIM_88E1111_PHY_EXT_SR, reg);
  181. }
  182. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  183. reg = phy_read(phydev,
  184. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  185. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  186. phy_write(phydev,
  187. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  188. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  189. MIIM_88E1111_PHY_EXT_SR);
  190. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  191. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  192. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  193. phy_write(phydev, MDIO_DEVAD_NONE,
  194. MIIM_88E1111_PHY_EXT_SR, reg);
  195. /* soft reset */
  196. phy_reset(phydev);
  197. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  198. MIIM_88E1111_PHY_EXT_SR);
  199. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  200. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  201. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  202. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  203. phy_write(phydev, MDIO_DEVAD_NONE,
  204. MIIM_88E1111_PHY_EXT_SR, reg);
  205. }
  206. /* soft reset */
  207. phy_reset(phydev);
  208. genphy_config_aneg(phydev);
  209. genphy_restart_aneg(phydev);
  210. return 0;
  211. }
  212. /**
  213. * m88e1518_phy_writebits - write bits to a register
  214. */
  215. void m88e1518_phy_writebits(struct phy_device *phydev,
  216. u8 reg_num, u16 offset, u16 len, u16 data)
  217. {
  218. u16 reg, mask;
  219. if ((len + offset) >= 16)
  220. mask = 0 - (1 << offset);
  221. else
  222. mask = (1 << (len + offset)) - (1 << offset);
  223. reg = phy_read(phydev, MDIO_DEVAD_NONE, reg_num);
  224. reg &= ~mask;
  225. reg |= data << offset;
  226. phy_write(phydev, MDIO_DEVAD_NONE, reg_num, reg);
  227. }
  228. static int m88e1518_config(struct phy_device *phydev)
  229. {
  230. /*
  231. * As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512
  232. * /88E1514 Rev A0, Errata Section 3.1
  233. */
  234. /* EEE initialization */
  235. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x00ff);
  236. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x214B);
  237. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2144);
  238. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x0C28);
  239. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2146);
  240. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xB233);
  241. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x214D);
  242. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xCC0C);
  243. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2159);
  244. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x0000);
  245. /* SGMII-to-Copper mode initialization */
  246. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  247. /* Select page 18 */
  248. phy_write(phydev, MDIO_DEVAD_NONE, 22, 18);
  249. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  250. m88e1518_phy_writebits(phydev, 20, 0, 3, 1);
  251. /* PHY reset is necessary after changing MODE[2:0] */
  252. m88e1518_phy_writebits(phydev, 20, 15, 1, 1);
  253. /* Reset page selection */
  254. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
  255. udelay(100);
  256. }
  257. return m88e1111s_config(phydev);
  258. }
  259. /* Marvell 88E1510 */
  260. static int m88e1510_config(struct phy_device *phydev)
  261. {
  262. /* Select page 3 */
  263. phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
  264. /* Enable INTn output on LED[2] */
  265. m88e1518_phy_writebits(phydev, 18, 7, 1, 1);
  266. /* Configure LEDs */
  267. m88e1518_phy_writebits(phydev, 16, 0, 4, 3); /* LED[0]:0011 (ACT) */
  268. m88e1518_phy_writebits(phydev, 16, 4, 4, 6); /* LED[1]:0110 (LINK) */
  269. /* Reset page selection */
  270. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
  271. return m88e1518_config(phydev);
  272. }
  273. /* Marvell 88E1118 */
  274. static int m88e1118_config(struct phy_device *phydev)
  275. {
  276. /* Change Page Number */
  277. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  278. /* Delay RGMII TX and RX */
  279. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  280. /* Change Page Number */
  281. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  282. /* Adjust LED control */
  283. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  284. /* Change Page Number */
  285. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  286. return genphy_config_aneg(phydev);
  287. }
  288. static int m88e1118_startup(struct phy_device *phydev)
  289. {
  290. int ret;
  291. /* Change Page Number */
  292. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  293. ret = genphy_update_link(phydev);
  294. if (ret)
  295. return ret;
  296. return m88e1xxx_parse_status(phydev);
  297. }
  298. /* Marvell 88E1121R */
  299. static int m88e1121_config(struct phy_device *phydev)
  300. {
  301. int pg;
  302. /* Configure the PHY */
  303. genphy_config_aneg(phydev);
  304. /* Switch the page to access the led register */
  305. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  306. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  307. MIIM_88E1121_PHY_LED_PAGE);
  308. /* Configure leds */
  309. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  310. MIIM_88E1121_PHY_LED_DEF);
  311. /* Restore the page pointer */
  312. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  313. /* Disable IRQs and de-assert interrupt */
  314. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  315. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  316. return 0;
  317. }
  318. /* Marvell 88E1145 */
  319. static int m88e1145_config(struct phy_device *phydev)
  320. {
  321. int reg;
  322. /* Errata E0, E1 */
  323. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  324. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  325. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  326. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  327. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  328. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  329. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  330. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  331. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  332. MIIM_M88E1145_RGMII_TX_DELAY;
  333. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  334. genphy_config_aneg(phydev);
  335. phy_reset(phydev);
  336. return 0;
  337. }
  338. static int m88e1145_startup(struct phy_device *phydev)
  339. {
  340. int ret;
  341. ret = genphy_update_link(phydev);
  342. if (ret)
  343. return ret;
  344. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  345. MIIM_88E1145_PHY_LED_DIRECT);
  346. return m88e1xxx_parse_status(phydev);
  347. }
  348. /* Marvell 88E1149S */
  349. static int m88e1149_config(struct phy_device *phydev)
  350. {
  351. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  352. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  353. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  354. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  355. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  356. genphy_config_aneg(phydev);
  357. phy_reset(phydev);
  358. return 0;
  359. }
  360. /* Marvell 88E1310 */
  361. static int m88e1310_config(struct phy_device *phydev)
  362. {
  363. u16 reg;
  364. /* LED link and activity */
  365. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  366. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
  367. reg = (reg & ~0xf) | 0x1;
  368. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
  369. /* Set LED2/INT to INT mode, low active */
  370. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  371. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
  372. reg = (reg & 0x77ff) | 0x0880;
  373. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
  374. /* Set RGMII delay */
  375. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
  376. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
  377. reg |= 0x0030;
  378. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
  379. /* Ensure to return to page 0 */
  380. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
  381. return genphy_config_aneg(phydev);
  382. }
  383. static struct phy_driver M88E1011S_driver = {
  384. .name = "Marvell 88E1011S",
  385. .uid = 0x1410c60,
  386. .mask = 0xffffff0,
  387. .features = PHY_GBIT_FEATURES,
  388. .config = &m88e1011s_config,
  389. .startup = &m88e1011s_startup,
  390. .shutdown = &genphy_shutdown,
  391. };
  392. static struct phy_driver M88E1111S_driver = {
  393. .name = "Marvell 88E1111S",
  394. .uid = 0x1410cc0,
  395. .mask = 0xffffff0,
  396. .features = PHY_GBIT_FEATURES,
  397. .config = &m88e1111s_config,
  398. .startup = &m88e1011s_startup,
  399. .shutdown = &genphy_shutdown,
  400. };
  401. static struct phy_driver M88E1118_driver = {
  402. .name = "Marvell 88E1118",
  403. .uid = 0x1410e10,
  404. .mask = 0xffffff0,
  405. .features = PHY_GBIT_FEATURES,
  406. .config = &m88e1118_config,
  407. .startup = &m88e1118_startup,
  408. .shutdown = &genphy_shutdown,
  409. };
  410. static struct phy_driver M88E1118R_driver = {
  411. .name = "Marvell 88E1118R",
  412. .uid = 0x1410e40,
  413. .mask = 0xffffff0,
  414. .features = PHY_GBIT_FEATURES,
  415. .config = &m88e1118_config,
  416. .startup = &m88e1118_startup,
  417. .shutdown = &genphy_shutdown,
  418. };
  419. static struct phy_driver M88E1121R_driver = {
  420. .name = "Marvell 88E1121R",
  421. .uid = 0x1410cb0,
  422. .mask = 0xffffff0,
  423. .features = PHY_GBIT_FEATURES,
  424. .config = &m88e1121_config,
  425. .startup = &genphy_startup,
  426. .shutdown = &genphy_shutdown,
  427. };
  428. static struct phy_driver M88E1145_driver = {
  429. .name = "Marvell 88E1145",
  430. .uid = 0x1410cd0,
  431. .mask = 0xffffff0,
  432. .features = PHY_GBIT_FEATURES,
  433. .config = &m88e1145_config,
  434. .startup = &m88e1145_startup,
  435. .shutdown = &genphy_shutdown,
  436. };
  437. static struct phy_driver M88E1149S_driver = {
  438. .name = "Marvell 88E1149S",
  439. .uid = 0x1410ca0,
  440. .mask = 0xffffff0,
  441. .features = PHY_GBIT_FEATURES,
  442. .config = &m88e1149_config,
  443. .startup = &m88e1011s_startup,
  444. .shutdown = &genphy_shutdown,
  445. };
  446. static struct phy_driver M88E1510_driver = {
  447. .name = "Marvell 88E1510",
  448. .uid = 0x1410dd0,
  449. .mask = 0xffffff0,
  450. .features = PHY_GBIT_FEATURES,
  451. .config = &m88e1510_config,
  452. .startup = &m88e1011s_startup,
  453. .shutdown = &genphy_shutdown,
  454. };
  455. static struct phy_driver M88E1518_driver = {
  456. .name = "Marvell 88E1518",
  457. .uid = 0x1410dd1,
  458. .mask = 0xffffff0,
  459. .features = PHY_GBIT_FEATURES,
  460. .config = &m88e1518_config,
  461. .startup = &m88e1011s_startup,
  462. .shutdown = &genphy_shutdown,
  463. };
  464. static struct phy_driver M88E1310_driver = {
  465. .name = "Marvell 88E1310",
  466. .uid = 0x01410e90,
  467. .mask = 0xffffff0,
  468. .features = PHY_GBIT_FEATURES,
  469. .config = &m88e1310_config,
  470. .startup = &m88e1011s_startup,
  471. .shutdown = &genphy_shutdown,
  472. };
  473. int phy_marvell_init(void)
  474. {
  475. phy_register(&M88E1310_driver);
  476. phy_register(&M88E1149S_driver);
  477. phy_register(&M88E1145_driver);
  478. phy_register(&M88E1121R_driver);
  479. phy_register(&M88E1118_driver);
  480. phy_register(&M88E1118R_driver);
  481. phy_register(&M88E1111S_driver);
  482. phy_register(&M88E1011S_driver);
  483. phy_register(&M88E1510_driver);
  484. phy_register(&M88E1518_driver);
  485. return 0;
  486. }