broadcom.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * Broadcom PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <phy.h>
  12. /* Broadcom BCM54xx -- taken from linux sungem_phy */
  13. #define MIIM_BCM54xx_AUXCNTL 0x18
  14. #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7))
  15. #define MIIM_BCM54xx_AUXSTATUS 0x19
  16. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
  17. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
  18. #define MIIM_BCM54XX_SHD 0x1c
  19. #define MIIM_BCM54XX_SHD_WRITE 0x8000
  20. #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  21. #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  22. #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
  23. (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
  24. MIIM_BCM54XX_SHD_DATA(data))
  25. #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  26. #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  27. #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  28. #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  29. /* Broadcom BCM5461S */
  30. static int bcm5461_config(struct phy_device *phydev)
  31. {
  32. genphy_config_aneg(phydev);
  33. phy_reset(phydev);
  34. return 0;
  35. }
  36. static int bcm54xx_parse_status(struct phy_device *phydev)
  37. {
  38. unsigned int mii_reg;
  39. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS);
  40. switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
  41. MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
  42. case 1:
  43. phydev->duplex = DUPLEX_HALF;
  44. phydev->speed = SPEED_10;
  45. break;
  46. case 2:
  47. phydev->duplex = DUPLEX_FULL;
  48. phydev->speed = SPEED_10;
  49. break;
  50. case 3:
  51. phydev->duplex = DUPLEX_HALF;
  52. phydev->speed = SPEED_100;
  53. break;
  54. case 5:
  55. phydev->duplex = DUPLEX_FULL;
  56. phydev->speed = SPEED_100;
  57. break;
  58. case 6:
  59. phydev->duplex = DUPLEX_HALF;
  60. phydev->speed = SPEED_1000;
  61. break;
  62. case 7:
  63. phydev->duplex = DUPLEX_FULL;
  64. phydev->speed = SPEED_1000;
  65. break;
  66. default:
  67. printf("Auto-neg error, defaulting to 10BT/HD\n");
  68. phydev->duplex = DUPLEX_HALF;
  69. phydev->speed = SPEED_10;
  70. break;
  71. }
  72. return 0;
  73. }
  74. static int bcm54xx_startup(struct phy_device *phydev)
  75. {
  76. int ret;
  77. /* Read the Status (2x to make sure link is right) */
  78. ret = genphy_update_link(phydev);
  79. if (ret)
  80. return ret;
  81. return bcm54xx_parse_status(phydev);
  82. }
  83. /* Broadcom BCM5482S */
  84. /*
  85. * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
  86. * circumstances. eg a gigabit TSEC connected to a gigabit switch with
  87. * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
  88. * link. "Ethernet@Wirespeed" reduces advertised speed until link
  89. * can be achieved.
  90. */
  91. static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg)
  92. {
  93. return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010;
  94. }
  95. static int bcm5482_config(struct phy_device *phydev)
  96. {
  97. unsigned int reg;
  98. /* reset the PHY */
  99. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  100. reg |= BMCR_RESET;
  101. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  102. /* Setup read from auxilary control shadow register 7 */
  103. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  104. MIIM_BCM54xx_AUXCNTL_ENCODE(7));
  105. /* Read Misc Control register and or in Ethernet@Wirespeed */
  106. reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL);
  107. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg);
  108. /* Initial config/enable of secondary SerDes interface */
  109. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  110. MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf));
  111. /* Write intial value to secondary SerDes Contol */
  112. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  113. MIIM_BCM54XX_EXP_SEL_SSD | 0);
  114. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA,
  115. BMCR_ANRESTART);
  116. /* Enable copper/fiber auto-detect */
  117. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  118. MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201));
  119. genphy_config_aneg(phydev);
  120. return 0;
  121. }
  122. static int bcm_cygnus_startup(struct phy_device *phydev)
  123. {
  124. int ret;
  125. /* Read the Status (2x to make sure link is right) */
  126. ret = genphy_update_link(phydev);
  127. if (ret)
  128. return ret;
  129. return genphy_parse_link(phydev);
  130. }
  131. static int bcm_cygnus_config(struct phy_device *phydev)
  132. {
  133. genphy_config_aneg(phydev);
  134. phy_reset(phydev);
  135. return 0;
  136. }
  137. /*
  138. * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
  139. * 0x42 - "Operating Mode Status Register"
  140. */
  141. static int bcm5482_is_serdes(struct phy_device *phydev)
  142. {
  143. u16 val;
  144. int serdes = 0;
  145. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  146. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  147. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  148. switch (val & 0x1f) {
  149. case 0x0d: /* RGMII-to-100Base-FX */
  150. case 0x0e: /* RGMII-to-SGMII */
  151. case 0x0f: /* RGMII-to-SerDes */
  152. case 0x12: /* SGMII-to-SerDes */
  153. case 0x13: /* SGMII-to-100Base-FX */
  154. case 0x16: /* SerDes-to-Serdes */
  155. serdes = 1;
  156. break;
  157. case 0x6: /* RGMII-to-Copper */
  158. case 0x14: /* SGMII-to-Copper */
  159. case 0x17: /* SerDes-to-Copper */
  160. break;
  161. default:
  162. printf("ERROR, invalid PHY mode (0x%x\n)", val);
  163. break;
  164. }
  165. return serdes;
  166. }
  167. /*
  168. * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
  169. * Mode Status Register"
  170. */
  171. static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev)
  172. {
  173. u16 val;
  174. int i = 0;
  175. /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
  176. while (1) {
  177. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  178. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  179. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  180. if (val & 0x8000)
  181. break;
  182. if (i++ > 1000) {
  183. phydev->link = 0;
  184. return 1;
  185. }
  186. udelay(1000); /* 1 ms */
  187. }
  188. phydev->link = 1;
  189. switch ((val >> 13) & 0x3) {
  190. case (0x00):
  191. phydev->speed = 10;
  192. break;
  193. case (0x01):
  194. phydev->speed = 100;
  195. break;
  196. case (0x02):
  197. phydev->speed = 1000;
  198. break;
  199. }
  200. phydev->duplex = (val & 0x1000) == 0x1000;
  201. return 0;
  202. }
  203. /*
  204. * Figure out if BCM5482 is in serdes or copper mode and determine link
  205. * configuration accordingly
  206. */
  207. static int bcm5482_startup(struct phy_device *phydev)
  208. {
  209. int ret;
  210. if (bcm5482_is_serdes(phydev)) {
  211. bcm5482_parse_serdes_sr(phydev);
  212. phydev->port = PORT_FIBRE;
  213. return 0;
  214. }
  215. /* Wait for auto-negotiation to complete or fail */
  216. ret = genphy_update_link(phydev);
  217. if (ret)
  218. return ret;
  219. /* Parse BCM54xx copper aux status register */
  220. return bcm54xx_parse_status(phydev);
  221. }
  222. static struct phy_driver BCM5461S_driver = {
  223. .name = "Broadcom BCM5461S",
  224. .uid = 0x2060c0,
  225. .mask = 0xfffff0,
  226. .features = PHY_GBIT_FEATURES,
  227. .config = &bcm5461_config,
  228. .startup = &bcm54xx_startup,
  229. .shutdown = &genphy_shutdown,
  230. };
  231. static struct phy_driver BCM5464S_driver = {
  232. .name = "Broadcom BCM5464S",
  233. .uid = 0x2060b0,
  234. .mask = 0xfffff0,
  235. .features = PHY_GBIT_FEATURES,
  236. .config = &bcm5461_config,
  237. .startup = &bcm54xx_startup,
  238. .shutdown = &genphy_shutdown,
  239. };
  240. static struct phy_driver BCM5482S_driver = {
  241. .name = "Broadcom BCM5482S",
  242. .uid = 0x143bcb0,
  243. .mask = 0xffffff0,
  244. .features = PHY_GBIT_FEATURES,
  245. .config = &bcm5482_config,
  246. .startup = &bcm5482_startup,
  247. .shutdown = &genphy_shutdown,
  248. };
  249. static struct phy_driver BCM_CYGNUS_driver = {
  250. .name = "Broadcom CYGNUS GPHY",
  251. .uid = 0xae025200,
  252. .mask = 0xfffff0,
  253. .features = PHY_GBIT_FEATURES,
  254. .config = &bcm_cygnus_config,
  255. .startup = &bcm_cygnus_startup,
  256. .shutdown = &genphy_shutdown,
  257. };
  258. int phy_broadcom_init(void)
  259. {
  260. phy_register(&BCM5482S_driver);
  261. phy_register(&BCM5464S_driver);
  262. phy_register(&BCM5461S_driver);
  263. phy_register(&BCM_CYGNUS_driver);
  264. return 0;
  265. }