aquantia.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Aquantia PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2014 Freescale Semiconductor, Inc.
  7. */
  8. #include <config.h>
  9. #include <common.h>
  10. #include <phy.h>
  11. #ifndef CONFIG_PHYLIB_10G
  12. #error The Aquantia PHY needs 10G support
  13. #endif
  14. #define AQUNTIA_10G_CTL 0x20
  15. #define AQUNTIA_VENDOR_P1 0xc400
  16. #define AQUNTIA_SPEED_LSB_MASK 0x2000
  17. #define AQUNTIA_SPEED_MSB_MASK 0x40
  18. int aquantia_config(struct phy_device *phydev)
  19. {
  20. u32 val = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
  21. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  22. /* 1000BASE-T mode */
  23. phydev->advertising = SUPPORTED_1000baseT_Full;
  24. phydev->supported = phydev->advertising;
  25. val = (val & ~AQUNTIA_SPEED_LSB_MASK) | AQUNTIA_SPEED_MSB_MASK;
  26. phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
  27. } else if (phydev->interface == PHY_INTERFACE_MODE_XGMII) {
  28. /* 10GBASE-T mode */
  29. phydev->advertising = SUPPORTED_10000baseT_Full;
  30. phydev->supported = phydev->advertising;
  31. if (!(val & AQUNTIA_SPEED_LSB_MASK) ||
  32. !(val & AQUNTIA_SPEED_MSB_MASK))
  33. phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR,
  34. AQUNTIA_SPEED_LSB_MASK |
  35. AQUNTIA_SPEED_MSB_MASK);
  36. } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII_2500) {
  37. /* 2.5GBASE-T mode */
  38. phydev->advertising = SUPPORTED_1000baseT_Full;
  39. phydev->supported = phydev->advertising;
  40. phy_write(phydev, MDIO_MMD_AN, AQUNTIA_10G_CTL, 1);
  41. phy_write(phydev, MDIO_MMD_AN, AQUNTIA_VENDOR_P1, 0x9440);
  42. } else if (phydev->interface == PHY_INTERFACE_MODE_MII) {
  43. /* 100BASE-TX mode */
  44. phydev->advertising = SUPPORTED_100baseT_Full;
  45. phydev->supported = phydev->advertising;
  46. val = (val & ~AQUNTIA_SPEED_MSB_MASK) | AQUNTIA_SPEED_LSB_MASK;
  47. phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
  48. }
  49. return 0;
  50. }
  51. int aquantia_startup(struct phy_device *phydev)
  52. {
  53. u32 reg, speed;
  54. int i = 0;
  55. phydev->duplex = DUPLEX_FULL;
  56. /* if the AN is still in progress, wait till timeout. */
  57. phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
  58. reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
  59. if (!(reg & MDIO_AN_STAT1_COMPLETE)) {
  60. printf("%s Waiting for PHY auto negotiation to complete",
  61. phydev->dev->name);
  62. do {
  63. udelay(1000);
  64. reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
  65. if ((i++ % 500) == 0)
  66. printf(".");
  67. } while (!(reg & MDIO_AN_STAT1_COMPLETE) &&
  68. i < (4 * PHY_ANEG_TIMEOUT));
  69. if (i > PHY_ANEG_TIMEOUT)
  70. printf(" TIMEOUT !\n");
  71. }
  72. /* Read twice because link state is latched and a
  73. * read moves the current state into the register */
  74. phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
  75. reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
  76. if (reg < 0 || !(reg & MDIO_STAT1_LSTATUS))
  77. phydev->link = 0;
  78. else
  79. phydev->link = 1;
  80. speed = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
  81. if (speed & AQUNTIA_SPEED_MSB_MASK) {
  82. if (speed & AQUNTIA_SPEED_LSB_MASK)
  83. phydev->speed = SPEED_10000;
  84. else
  85. phydev->speed = SPEED_1000;
  86. } else {
  87. if (speed & AQUNTIA_SPEED_LSB_MASK)
  88. phydev->speed = SPEED_100;
  89. else
  90. phydev->speed = SPEED_10;
  91. }
  92. return 0;
  93. }
  94. struct phy_driver aq1202_driver = {
  95. .name = "Aquantia AQ1202",
  96. .uid = 0x3a1b445,
  97. .mask = 0xfffffff0,
  98. .features = PHY_10G_FEATURES,
  99. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  100. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  101. MDIO_MMD_VEND1),
  102. .config = &aquantia_config,
  103. .startup = &aquantia_startup,
  104. .shutdown = &gen10g_shutdown,
  105. };
  106. struct phy_driver aq2104_driver = {
  107. .name = "Aquantia AQ2104",
  108. .uid = 0x3a1b460,
  109. .mask = 0xfffffff0,
  110. .features = PHY_10G_FEATURES,
  111. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  112. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  113. MDIO_MMD_VEND1),
  114. .config = &aquantia_config,
  115. .startup = &aquantia_startup,
  116. .shutdown = &gen10g_shutdown,
  117. };
  118. struct phy_driver aqr105_driver = {
  119. .name = "Aquantia AQR105",
  120. .uid = 0x3a1b4a2,
  121. .mask = 0xfffffff0,
  122. .features = PHY_10G_FEATURES,
  123. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  124. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  125. MDIO_MMD_VEND1),
  126. .config = &aquantia_config,
  127. .startup = &aquantia_startup,
  128. .shutdown = &gen10g_shutdown,
  129. };
  130. struct phy_driver aqr106_driver = {
  131. .name = "Aquantia AQR106",
  132. .uid = 0x3a1b4d0,
  133. .mask = 0xfffffff0,
  134. .features = PHY_10G_FEATURES,
  135. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  136. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  137. MDIO_MMD_VEND1),
  138. .config = &aquantia_config,
  139. .startup = &aquantia_startup,
  140. .shutdown = &gen10g_shutdown,
  141. };
  142. struct phy_driver aqr107_driver = {
  143. .name = "Aquantia AQR107",
  144. .uid = 0x3a1b4e0,
  145. .mask = 0xfffffff0,
  146. .features = PHY_10G_FEATURES,
  147. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  148. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  149. MDIO_MMD_VEND1),
  150. .config = &aquantia_config,
  151. .startup = &aquantia_startup,
  152. .shutdown = &gen10g_shutdown,
  153. };
  154. struct phy_driver aqr405_driver = {
  155. .name = "Aquantia AQR405",
  156. .uid = 0x3a1b4b2,
  157. .mask = 0xfffffff0,
  158. .features = PHY_10G_FEATURES,
  159. .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
  160. MDIO_MMD_PHYXS | MDIO_MMD_AN |
  161. MDIO_MMD_VEND1),
  162. .config = &aquantia_config,
  163. .startup = &aquantia_startup,
  164. .shutdown = &gen10g_shutdown,
  165. };
  166. int phy_aquantia_init(void)
  167. {
  168. phy_register(&aq1202_driver);
  169. phy_register(&aq2104_driver);
  170. phy_register(&aqr105_driver);
  171. phy_register(&aqr106_driver);
  172. phy_register(&aqr107_driver);
  173. phy_register(&aqr405_driver);
  174. return 0;
  175. }