mpc5xxx_fec.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031
  1. /*
  2. * (C) Copyright 2003-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * This file is based on mpc4200fec.c,
  6. * (C) Copyright Motorola, Inc., 2000
  7. */
  8. #include <common.h>
  9. #include <mpc5xxx.h>
  10. #include <mpc5xxx_sdma.h>
  11. #include <malloc.h>
  12. #include <net.h>
  13. #include <netdev.h>
  14. #include <miiphy.h>
  15. #include "mpc5xxx_fec.h"
  16. DECLARE_GLOBAL_DATA_PTR;
  17. /* #define DEBUG 0x28 */
  18. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  19. #error "CONFIG_MII has to be defined!"
  20. #endif
  21. #if (DEBUG & 0x60)
  22. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  23. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  24. #endif /* DEBUG */
  25. typedef struct {
  26. uint8 data[1500]; /* actual data */
  27. int length; /* actual length */
  28. int used; /* buffer in use or not */
  29. uint8 head[16]; /* MAC header(6 + 6 + 2) + 2(aligned) */
  30. } NBUF;
  31. int fec5xxx_miiphy_read(struct mii_dev *bus, int phyAddr, int devad,
  32. int regAddr);
  33. int fec5xxx_miiphy_write(struct mii_dev *bus, int phyAddr, int devad,
  34. int regAddr, u16 data);
  35. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis);
  36. /********************************************************************/
  37. #if (DEBUG & 0x2)
  38. static void mpc5xxx_fec_phydump (char *devname)
  39. {
  40. uint16 phyStatus, i;
  41. uint8 phyAddr = CONFIG_PHY_ADDR;
  42. uint8 reg_mask[] = {
  43. #if CONFIG_PHY_TYPE == 0x79c874 /* AMD Am79C874 */
  44. /* regs to print: 0...7, 16...19, 21, 23, 24 */
  45. 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0,
  46. 1, 1, 1, 1, 0, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  47. #else
  48. /* regs to print: 0...8, 16...20 */
  49. 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  50. 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  51. #endif
  52. };
  53. for (i = 0; i < 32; i++) {
  54. if (reg_mask[i]) {
  55. miiphy_read(devname, phyAddr, i, &phyStatus);
  56. printf("Mii reg %d: 0x%04x\n", i, phyStatus);
  57. }
  58. }
  59. }
  60. #endif
  61. /********************************************************************/
  62. static int mpc5xxx_fec_rbd_init(mpc5xxx_fec_priv *fec)
  63. {
  64. int ix;
  65. char *data;
  66. static int once = 0;
  67. for (ix = 0; ix < FEC_RBD_NUM; ix++) {
  68. if (!once) {
  69. data = (char *)malloc(FEC_MAX_PKT_SIZE);
  70. if (data == NULL) {
  71. printf ("RBD INIT FAILED\n");
  72. return -1;
  73. }
  74. fec->rbdBase[ix].dataPointer = (uint32)data;
  75. }
  76. fec->rbdBase[ix].status = FEC_RBD_EMPTY;
  77. fec->rbdBase[ix].dataLength = 0;
  78. }
  79. once ++;
  80. /*
  81. * have the last RBD to close the ring
  82. */
  83. fec->rbdBase[ix - 1].status |= FEC_RBD_WRAP;
  84. fec->rbdIndex = 0;
  85. return 0;
  86. }
  87. /********************************************************************/
  88. static void mpc5xxx_fec_tbd_init(mpc5xxx_fec_priv *fec)
  89. {
  90. int ix;
  91. for (ix = 0; ix < FEC_TBD_NUM; ix++) {
  92. fec->tbdBase[ix].status = 0;
  93. }
  94. /*
  95. * Have the last TBD to close the ring
  96. */
  97. fec->tbdBase[ix - 1].status |= FEC_TBD_WRAP;
  98. /*
  99. * Initialize some indices
  100. */
  101. fec->tbdIndex = 0;
  102. fec->usedTbdIndex = 0;
  103. fec->cleanTbdNum = FEC_TBD_NUM;
  104. }
  105. /********************************************************************/
  106. static void mpc5xxx_fec_rbd_clean(mpc5xxx_fec_priv *fec, volatile FEC_RBD * pRbd)
  107. {
  108. /*
  109. * Reset buffer descriptor as empty
  110. */
  111. if ((fec->rbdIndex) == (FEC_RBD_NUM - 1))
  112. pRbd->status = (FEC_RBD_WRAP | FEC_RBD_EMPTY);
  113. else
  114. pRbd->status = FEC_RBD_EMPTY;
  115. pRbd->dataLength = 0;
  116. /*
  117. * Now, we have an empty RxBD, restart the SmartDMA receive task
  118. */
  119. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  120. /*
  121. * Increment BD count
  122. */
  123. fec->rbdIndex = (fec->rbdIndex + 1) % FEC_RBD_NUM;
  124. }
  125. /********************************************************************/
  126. static void mpc5xxx_fec_tbd_scrub(mpc5xxx_fec_priv *fec)
  127. {
  128. volatile FEC_TBD *pUsedTbd;
  129. #if (DEBUG & 0x1)
  130. printf ("tbd_scrub: fec->cleanTbdNum = %d, fec->usedTbdIndex = %d\n",
  131. fec->cleanTbdNum, fec->usedTbdIndex);
  132. #endif
  133. /*
  134. * process all the consumed TBDs
  135. */
  136. while (fec->cleanTbdNum < FEC_TBD_NUM) {
  137. pUsedTbd = &fec->tbdBase[fec->usedTbdIndex];
  138. if (pUsedTbd->status & FEC_TBD_READY) {
  139. #if (DEBUG & 0x20)
  140. printf("Cannot clean TBD %d, in use\n", fec->cleanTbdNum);
  141. #endif
  142. return;
  143. }
  144. /*
  145. * clean this buffer descriptor
  146. */
  147. if (fec->usedTbdIndex == (FEC_TBD_NUM - 1))
  148. pUsedTbd->status = FEC_TBD_WRAP;
  149. else
  150. pUsedTbd->status = 0;
  151. /*
  152. * update some indeces for a correct handling of the TBD ring
  153. */
  154. fec->cleanTbdNum++;
  155. fec->usedTbdIndex = (fec->usedTbdIndex + 1) % FEC_TBD_NUM;
  156. }
  157. }
  158. /********************************************************************/
  159. static void mpc5xxx_fec_set_hwaddr(mpc5xxx_fec_priv *fec, char *mac)
  160. {
  161. uint8 currByte; /* byte for which to compute the CRC */
  162. int byte; /* loop - counter */
  163. int bit; /* loop - counter */
  164. uint32 crc = 0xffffffff; /* initial value */
  165. /*
  166. * The algorithm used is the following:
  167. * we loop on each of the six bytes of the provided address,
  168. * and we compute the CRC by left-shifting the previous
  169. * value by one position, so that each bit in the current
  170. * byte of the address may contribute the calculation. If
  171. * the latter and the MSB in the CRC are different, then
  172. * the CRC value so computed is also ex-ored with the
  173. * "polynomium generator". The current byte of the address
  174. * is also shifted right by one bit at each iteration.
  175. * This is because the CRC generatore in hardware is implemented
  176. * as a shift-register with as many ex-ores as the radixes
  177. * in the polynomium. This suggests that we represent the
  178. * polynomiumm itself as a 32-bit constant.
  179. */
  180. for (byte = 0; byte < 6; byte++) {
  181. currByte = mac[byte];
  182. for (bit = 0; bit < 8; bit++) {
  183. if ((currByte & 0x01) ^ (crc & 0x01)) {
  184. crc >>= 1;
  185. crc = crc ^ 0xedb88320;
  186. } else {
  187. crc >>= 1;
  188. }
  189. currByte >>= 1;
  190. }
  191. }
  192. crc = crc >> 26;
  193. /*
  194. * Set individual hash table register
  195. */
  196. if (crc >= 32) {
  197. fec->eth->iaddr1 = (1 << (crc - 32));
  198. fec->eth->iaddr2 = 0;
  199. } else {
  200. fec->eth->iaddr1 = 0;
  201. fec->eth->iaddr2 = (1 << crc);
  202. }
  203. /*
  204. * Set physical address
  205. */
  206. fec->eth->paddr1 = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  207. fec->eth->paddr2 = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  208. }
  209. /********************************************************************/
  210. static int mpc5xxx_fec_init(struct eth_device *dev, bd_t * bis)
  211. {
  212. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  213. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  214. #if (DEBUG & 0x1)
  215. printf ("mpc5xxx_fec_init... Begin\n");
  216. #endif
  217. mpc5xxx_fec_init_phy(dev, bis);
  218. /*
  219. * Call board-specific PHY fixups (if any)
  220. */
  221. #ifdef CONFIG_RESET_PHY_R
  222. reset_phy();
  223. #endif
  224. /*
  225. * Initialize RxBD/TxBD rings
  226. */
  227. mpc5xxx_fec_rbd_init(fec);
  228. mpc5xxx_fec_tbd_init(fec);
  229. /*
  230. * Clear FEC-Lite interrupt event register(IEVENT)
  231. */
  232. fec->eth->ievent = 0xffffffff;
  233. /*
  234. * Set interrupt mask register
  235. */
  236. fec->eth->imask = 0x00000000;
  237. /*
  238. * Set FEC-Lite receive control register(R_CNTRL):
  239. */
  240. if (fec->xcv_type == SEVENWIRE) {
  241. /*
  242. * Frame length=1518; 7-wire mode
  243. */
  244. fec->eth->r_cntrl = 0x05ee0020; /*0x05ee0000;FIXME */
  245. } else {
  246. /*
  247. * Frame length=1518; MII mode;
  248. */
  249. fec->eth->r_cntrl = 0x05ee0024; /*0x05ee0004;FIXME */
  250. }
  251. fec->eth->x_cntrl = 0x00000000; /* half-duplex, heartbeat disabled */
  252. /*
  253. * Set Opcode/Pause Duration Register
  254. */
  255. fec->eth->op_pause = 0x00010020; /*FIXME 0xffff0020; */
  256. /*
  257. * Set Rx FIFO alarm and granularity value
  258. */
  259. fec->eth->rfifo_cntrl = 0x0c000000
  260. | (fec->eth->rfifo_cntrl & ~0x0f000000);
  261. fec->eth->rfifo_alarm = 0x0000030c;
  262. #if (DEBUG & 0x22)
  263. if (fec->eth->rfifo_status & 0x00700000 ) {
  264. printf("mpc5xxx_fec_init() RFIFO error\n");
  265. }
  266. #endif
  267. /*
  268. * Set Tx FIFO granularity value
  269. */
  270. fec->eth->tfifo_cntrl = 0x0c000000
  271. | (fec->eth->tfifo_cntrl & ~0x0f000000);
  272. #if (DEBUG & 0x2)
  273. printf("tfifo_status: 0x%08x\n", fec->eth->tfifo_status);
  274. printf("tfifo_alarm: 0x%08x\n", fec->eth->tfifo_alarm);
  275. #endif
  276. /*
  277. * Set transmit fifo watermark register(X_WMRK), default = 64
  278. */
  279. fec->eth->tfifo_alarm = 0x00000080;
  280. fec->eth->x_wmrk = 0x2;
  281. /*
  282. * Set individual address filter for unicast address
  283. * and set physical address registers.
  284. */
  285. mpc5xxx_fec_set_hwaddr(fec, (char *)dev->enetaddr);
  286. /*
  287. * Set multicast address filter
  288. */
  289. fec->eth->gaddr1 = 0x00000000;
  290. fec->eth->gaddr2 = 0x00000000;
  291. /*
  292. * Turn ON cheater FSM: ????
  293. */
  294. fec->eth->xmit_fsm = 0x03000000;
  295. /*
  296. * Turn off COMM bus prefetch in the MPC5200 BestComm. It doesn't
  297. * work w/ the current receive task.
  298. */
  299. sdma->PtdCntrl |= 0x00000001;
  300. /*
  301. * Set priority of different initiators
  302. */
  303. sdma->IPR0 = 7; /* always */
  304. sdma->IPR3 = 6; /* Eth RX */
  305. sdma->IPR4 = 5; /* Eth Tx */
  306. /*
  307. * Clear SmartDMA task interrupt pending bits
  308. */
  309. SDMA_CLEAR_IEVENT(FEC_RECV_TASK_NO);
  310. /*
  311. * Initialize SmartDMA parameters stored in SRAM
  312. */
  313. *(volatile int *)FEC_TBD_BASE = (int)fec->tbdBase;
  314. *(volatile int *)FEC_RBD_BASE = (int)fec->rbdBase;
  315. *(volatile int *)FEC_TBD_NEXT = (int)fec->tbdBase;
  316. *(volatile int *)FEC_RBD_NEXT = (int)fec->rbdBase;
  317. /*
  318. * Enable FEC-Lite controller
  319. */
  320. fec->eth->ecntrl |= 0x00000006;
  321. #if (DEBUG & 0x2)
  322. if (fec->xcv_type != SEVENWIRE)
  323. mpc5xxx_fec_phydump (dev->name);
  324. #endif
  325. /*
  326. * Enable SmartDMA receive task
  327. */
  328. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  329. #if (DEBUG & 0x1)
  330. printf("mpc5xxx_fec_init... Done \n");
  331. #endif
  332. return 1;
  333. }
  334. /********************************************************************/
  335. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis)
  336. {
  337. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  338. const uint8 phyAddr = CONFIG_PHY_ADDR; /* Only one PHY */
  339. static int initialized = 0;
  340. if(initialized)
  341. return 0;
  342. initialized = 1;
  343. #if (DEBUG & 0x1)
  344. printf ("mpc5xxx_fec_init_phy... Begin\n");
  345. #endif
  346. /*
  347. * Initialize GPIO pins
  348. */
  349. if (fec->xcv_type == SEVENWIRE) {
  350. /* 10MBit with 7-wire operation */
  351. /* 7-wire only */
  352. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00020000;
  353. } else {
  354. /* 100MBit with MD operation */
  355. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00050000;
  356. }
  357. /*
  358. * Clear FEC-Lite interrupt event register(IEVENT)
  359. */
  360. fec->eth->ievent = 0xffffffff;
  361. /*
  362. * Set interrupt mask register
  363. */
  364. fec->eth->imask = 0x00000000;
  365. /*
  366. * In original Promess-provided code PHY initialization is disabled with the
  367. * following comment: "Phy initialization is DISABLED for now. There was a
  368. * problem with running 100 Mbps on PRO board". Thus we temporarily disable
  369. * PHY initialization for the Motion-PRO board, until a proper fix is found.
  370. */
  371. if (fec->xcv_type != SEVENWIRE) {
  372. /*
  373. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  374. * and do not drop the Preamble.
  375. * No MII for 7-wire mode
  376. */
  377. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  378. }
  379. if (fec->xcv_type != SEVENWIRE) {
  380. /*
  381. * Initialize PHY(LXT971A):
  382. *
  383. * Generally, on power up, the LXT971A reads its configuration
  384. * pins to check for forced operation, If not cofigured for
  385. * forced operation, it uses auto-negotiation/parallel detection
  386. * to automatically determine line operating conditions.
  387. * If the PHY device on the other side of the link supports
  388. * auto-negotiation, the LXT971A auto-negotiates with it
  389. * using Fast Link Pulse(FLP) Bursts. If the PHY partner does not
  390. * support auto-negotiation, the LXT971A automatically detects
  391. * the presence of either link pulses(10Mbps PHY) or Idle
  392. * symbols(100Mbps) and sets its operating conditions accordingly.
  393. *
  394. * When auto-negotiation is controlled by software, the following
  395. * steps are recommended.
  396. *
  397. * Note:
  398. * The physical address is dependent on hardware configuration.
  399. *
  400. */
  401. int timeout = 1;
  402. uint16 phyStatus;
  403. /*
  404. * Reset PHY, then delay 300ns
  405. */
  406. miiphy_write(dev->name, phyAddr, 0x0, 0x8000);
  407. udelay(1000);
  408. if (fec->xcv_type == MII10) {
  409. /*
  410. * Force 10Base-T, FDX operation
  411. */
  412. #if (DEBUG & 0x2)
  413. printf("Forcing 10 Mbps ethernet link... ");
  414. #endif
  415. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  416. /*
  417. miiphy_write(dev->name, fec, phyAddr, 0x0, 0x0100);
  418. */
  419. miiphy_write(dev->name, phyAddr, 0x0, 0x0180);
  420. timeout = 20;
  421. do { /* wait for link status to go down */
  422. udelay(10000);
  423. if ((timeout--) == 0) {
  424. #if (DEBUG & 0x2)
  425. printf("hmmm, should not have waited...");
  426. #endif
  427. break;
  428. }
  429. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  430. #if (DEBUG & 0x2)
  431. printf("=");
  432. #endif
  433. } while ((phyStatus & 0x0004)); /* !link up */
  434. timeout = 1000;
  435. do { /* wait for link status to come back up */
  436. udelay(10000);
  437. if ((timeout--) == 0) {
  438. printf("failed. Link is down.\n");
  439. break;
  440. }
  441. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  442. #if (DEBUG & 0x2)
  443. printf("+");
  444. #endif
  445. } while (!(phyStatus & 0x0004)); /* !link up */
  446. #if (DEBUG & 0x2)
  447. printf ("done.\n");
  448. #endif
  449. } else { /* MII100 */
  450. /*
  451. * Set the auto-negotiation advertisement register bits
  452. */
  453. miiphy_write(dev->name, phyAddr, 0x4, 0x01e1);
  454. /*
  455. * Set MDIO bit 0.12 = 1(&& bit 0.9=1?) to enable auto-negotiation
  456. */
  457. miiphy_write(dev->name, phyAddr, 0x0, 0x1200);
  458. /*
  459. * Wait for AN completion
  460. */
  461. timeout = 5000;
  462. do {
  463. udelay(1000);
  464. if ((timeout--) == 0) {
  465. #if (DEBUG & 0x2)
  466. printf("PHY auto neg 0 failed...\n");
  467. #endif
  468. return -1;
  469. }
  470. if (miiphy_read(dev->name, phyAddr, 0x1, &phyStatus) != 0) {
  471. #if (DEBUG & 0x2)
  472. printf("PHY auto neg 1 failed 0x%04x...\n", phyStatus);
  473. #endif
  474. return -1;
  475. }
  476. } while (!(phyStatus & 0x0004));
  477. #if (DEBUG & 0x2)
  478. printf("PHY auto neg complete! \n");
  479. #endif
  480. }
  481. }
  482. #if (DEBUG & 0x2)
  483. if (fec->xcv_type != SEVENWIRE)
  484. mpc5xxx_fec_phydump (dev->name);
  485. #endif
  486. #if (DEBUG & 0x1)
  487. printf("mpc5xxx_fec_init_phy... Done \n");
  488. #endif
  489. return 1;
  490. }
  491. /********************************************************************/
  492. static void mpc5xxx_fec_halt(struct eth_device *dev)
  493. {
  494. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  495. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  496. int counter = 0xffff;
  497. #if (DEBUG & 0x2)
  498. if (fec->xcv_type != SEVENWIRE)
  499. mpc5xxx_fec_phydump (dev->name);
  500. #endif
  501. /*
  502. * mask FEC chip interrupts
  503. */
  504. fec->eth->imask = 0;
  505. /*
  506. * issue graceful stop command to the FEC transmitter if necessary
  507. */
  508. fec->eth->x_cntrl |= 0x00000001;
  509. /*
  510. * wait for graceful stop to register
  511. */
  512. while ((counter--) && (!(fec->eth->ievent & 0x10000000))) ;
  513. /*
  514. * Disable SmartDMA tasks
  515. */
  516. SDMA_TASK_DISABLE (FEC_XMIT_TASK_NO);
  517. SDMA_TASK_DISABLE (FEC_RECV_TASK_NO);
  518. /*
  519. * Turn on COMM bus prefetch in the MPC5200 BestComm after we're
  520. * done. It doesn't work w/ the current receive task.
  521. */
  522. sdma->PtdCntrl &= ~0x00000001;
  523. /*
  524. * Disable the Ethernet Controller
  525. */
  526. fec->eth->ecntrl &= 0xfffffffd;
  527. /*
  528. * Clear FIFO status registers
  529. */
  530. fec->eth->rfifo_status &= 0x00700000;
  531. fec->eth->tfifo_status &= 0x00700000;
  532. fec->eth->reset_cntrl = 0x01000000;
  533. /*
  534. * Issue a reset command to the FEC chip
  535. */
  536. fec->eth->ecntrl |= 0x1;
  537. /*
  538. * wait at least 16 clock cycles
  539. */
  540. udelay(10);
  541. /* don't leave the MII speed set to zero */
  542. if (fec->xcv_type != SEVENWIRE) {
  543. /*
  544. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  545. * and do not drop the Preamble.
  546. * No MII for 7-wire mode
  547. */
  548. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  549. }
  550. #if (DEBUG & 0x3)
  551. printf("Ethernet task stopped\n");
  552. #endif
  553. }
  554. #if (DEBUG & 0x60)
  555. /********************************************************************/
  556. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  557. {
  558. uint16 phyAddr = CONFIG_PHY_ADDR;
  559. uint16 phyStatus;
  560. if ((fec->eth->tfifo_lrf_ptr != fec->eth->tfifo_lwf_ptr)
  561. || (fec->eth->tfifo_rdptr != fec->eth->tfifo_wrptr)) {
  562. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  563. printf("\nphyStatus: 0x%04x\n", phyStatus);
  564. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  565. printf("ievent: 0x%08x\n", fec->eth->ievent);
  566. printf("x_status: 0x%08x\n", fec->eth->x_status);
  567. printf("tfifo: status 0x%08x\n", fec->eth->tfifo_status);
  568. printf(" control 0x%08x\n", fec->eth->tfifo_cntrl);
  569. printf(" lrfp 0x%08x\n", fec->eth->tfifo_lrf_ptr);
  570. printf(" lwfp 0x%08x\n", fec->eth->tfifo_lwf_ptr);
  571. printf(" alarm 0x%08x\n", fec->eth->tfifo_alarm);
  572. printf(" readptr 0x%08x\n", fec->eth->tfifo_rdptr);
  573. printf(" writptr 0x%08x\n", fec->eth->tfifo_wrptr);
  574. }
  575. }
  576. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  577. {
  578. uint16 phyAddr = CONFIG_PHY_ADDR;
  579. uint16 phyStatus;
  580. if ((fec->eth->rfifo_lrf_ptr != fec->eth->rfifo_lwf_ptr)
  581. || (fec->eth->rfifo_rdptr != fec->eth->rfifo_wrptr)) {
  582. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  583. printf("\nphyStatus: 0x%04x\n", phyStatus);
  584. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  585. printf("ievent: 0x%08x\n", fec->eth->ievent);
  586. printf("x_status: 0x%08x\n", fec->eth->x_status);
  587. printf("rfifo: status 0x%08x\n", fec->eth->rfifo_status);
  588. printf(" control 0x%08x\n", fec->eth->rfifo_cntrl);
  589. printf(" lrfp 0x%08x\n", fec->eth->rfifo_lrf_ptr);
  590. printf(" lwfp 0x%08x\n", fec->eth->rfifo_lwf_ptr);
  591. printf(" alarm 0x%08x\n", fec->eth->rfifo_alarm);
  592. printf(" readptr 0x%08x\n", fec->eth->rfifo_rdptr);
  593. printf(" writptr 0x%08x\n", fec->eth->rfifo_wrptr);
  594. }
  595. }
  596. #endif /* DEBUG */
  597. /********************************************************************/
  598. static int mpc5xxx_fec_send(struct eth_device *dev, void *eth_data,
  599. int data_length)
  600. {
  601. /*
  602. * This routine transmits one frame. This routine only accepts
  603. * 6-byte Ethernet addresses.
  604. */
  605. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  606. volatile FEC_TBD *pTbd;
  607. #if (DEBUG & 0x20)
  608. printf("tbd status: 0x%04x\n", fec->tbdBase[0].status);
  609. tfifo_print(dev->name, fec);
  610. #endif
  611. /*
  612. * Clear Tx BD ring at first
  613. */
  614. mpc5xxx_fec_tbd_scrub(fec);
  615. /*
  616. * Check for valid length of data.
  617. */
  618. if ((data_length > 1500) || (data_length <= 0)) {
  619. return -1;
  620. }
  621. /*
  622. * Check the number of vacant TxBDs.
  623. */
  624. if (fec->cleanTbdNum < 1) {
  625. #if (DEBUG & 0x20)
  626. printf("No available TxBDs ...\n");
  627. #endif
  628. return -1;
  629. }
  630. /*
  631. * Get the first TxBD to send the mac header
  632. */
  633. pTbd = &fec->tbdBase[fec->tbdIndex];
  634. pTbd->dataLength = data_length;
  635. pTbd->dataPointer = (uint32)eth_data;
  636. pTbd->status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  637. fec->tbdIndex = (fec->tbdIndex + 1) % FEC_TBD_NUM;
  638. #if (DEBUG & 0x100)
  639. printf("SDMA_TASK_ENABLE, fec->tbdIndex = %d \n", fec->tbdIndex);
  640. #endif
  641. /*
  642. * Kick the MII i/f
  643. */
  644. if (fec->xcv_type != SEVENWIRE) {
  645. uint16 phyStatus;
  646. miiphy_read(dev->name, 0, 0x1, &phyStatus);
  647. }
  648. /*
  649. * Enable SmartDMA transmit task
  650. */
  651. #if (DEBUG & 0x20)
  652. tfifo_print(dev->name, fec);
  653. #endif
  654. SDMA_TASK_ENABLE (FEC_XMIT_TASK_NO);
  655. #if (DEBUG & 0x20)
  656. tfifo_print(dev->name, fec);
  657. #endif
  658. #if (DEBUG & 0x8)
  659. printf( "+" );
  660. #endif
  661. fec->cleanTbdNum -= 1;
  662. #if (DEBUG & 0x129) && (DEBUG & 0x80000000)
  663. printf ("smartDMA ethernet Tx task enabled\n");
  664. #endif
  665. /*
  666. * wait until frame is sent .
  667. */
  668. while (pTbd->status & FEC_TBD_READY) {
  669. udelay(10);
  670. #if (DEBUG & 0x8)
  671. printf ("TDB status = %04x\n", pTbd->status);
  672. #endif
  673. }
  674. return 0;
  675. }
  676. /********************************************************************/
  677. static int mpc5xxx_fec_recv(struct eth_device *dev)
  678. {
  679. /*
  680. * This command pulls one frame from the card
  681. */
  682. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  683. volatile FEC_RBD *pRbd = &fec->rbdBase[fec->rbdIndex];
  684. unsigned long ievent;
  685. int frame_length, len = 0;
  686. NBUF *frame;
  687. uchar buff[FEC_MAX_PKT_SIZE];
  688. #if (DEBUG & 0x1)
  689. printf ("mpc5xxx_fec_recv %d Start...\n", fec->rbdIndex);
  690. #endif
  691. #if (DEBUG & 0x8)
  692. printf( "-" );
  693. #endif
  694. /*
  695. * Check if any critical events have happened
  696. */
  697. ievent = fec->eth->ievent;
  698. fec->eth->ievent = ievent;
  699. if (ievent & 0x20060000) {
  700. /* BABT, Rx/Tx FIFO errors */
  701. mpc5xxx_fec_halt(dev);
  702. mpc5xxx_fec_init(dev, NULL);
  703. return 0;
  704. }
  705. if (ievent & 0x80000000) {
  706. /* Heartbeat error */
  707. fec->eth->x_cntrl |= 0x00000001;
  708. }
  709. if (ievent & 0x10000000) {
  710. /* Graceful stop complete */
  711. if (fec->eth->x_cntrl & 0x00000001) {
  712. mpc5xxx_fec_halt(dev);
  713. fec->eth->x_cntrl &= ~0x00000001;
  714. mpc5xxx_fec_init(dev, NULL);
  715. }
  716. }
  717. if (!(pRbd->status & FEC_RBD_EMPTY)) {
  718. if ((pRbd->status & FEC_RBD_LAST) && !(pRbd->status & FEC_RBD_ERR) &&
  719. ((pRbd->dataLength - 4) > 14)) {
  720. /*
  721. * Get buffer address and size
  722. */
  723. frame = (NBUF *)pRbd->dataPointer;
  724. frame_length = pRbd->dataLength - 4;
  725. #if (DEBUG & 0x20)
  726. {
  727. int i;
  728. printf("recv data hdr:");
  729. for (i = 0; i < 14; i++)
  730. printf("%x ", *(frame->head + i));
  731. printf("\n");
  732. }
  733. #endif
  734. /*
  735. * Fill the buffer and pass it to upper layers
  736. */
  737. memcpy(buff, frame->head, 14);
  738. memcpy(buff + 14, frame->data, frame_length);
  739. net_process_received_packet(buff, frame_length);
  740. len = frame_length;
  741. }
  742. /*
  743. * Reset buffer descriptor as empty
  744. */
  745. mpc5xxx_fec_rbd_clean(fec, pRbd);
  746. }
  747. SDMA_CLEAR_IEVENT (FEC_RECV_TASK_NO);
  748. return len;
  749. }
  750. /********************************************************************/
  751. int mpc5xxx_fec_initialize(bd_t * bis)
  752. {
  753. mpc5xxx_fec_priv *fec;
  754. struct eth_device *dev;
  755. char *tmp, *end;
  756. char env_enetaddr[6];
  757. int i;
  758. fec = (mpc5xxx_fec_priv *)malloc(sizeof(*fec));
  759. dev = (struct eth_device *)malloc(sizeof(*dev));
  760. memset(dev, 0, sizeof *dev);
  761. fec->eth = (ethernet_regs *)MPC5XXX_FEC;
  762. fec->tbdBase = (FEC_TBD *)FEC_BD_BASE;
  763. fec->rbdBase = (FEC_RBD *)(FEC_BD_BASE + FEC_TBD_NUM * sizeof(FEC_TBD));
  764. #if defined(CONFIG_MPC5xxx_FEC_MII100)
  765. fec->xcv_type = MII100;
  766. #elif defined(CONFIG_MPC5xxx_FEC_MII10)
  767. fec->xcv_type = MII10;
  768. #elif defined(CONFIG_MPC5xxx_FEC_SEVENWIRE)
  769. fec->xcv_type = SEVENWIRE;
  770. #else
  771. #error fec->xcv_type not initialized.
  772. #endif
  773. if (fec->xcv_type != SEVENWIRE) {
  774. /*
  775. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  776. * and do not drop the Preamble.
  777. * No MII for 7-wire mode
  778. */
  779. fec->eth->mii_speed = (((gd->arch.ipb_clk >> 20) / 5) << 1);
  780. }
  781. dev->priv = (void *)fec;
  782. dev->iobase = MPC5XXX_FEC;
  783. dev->init = mpc5xxx_fec_init;
  784. dev->halt = mpc5xxx_fec_halt;
  785. dev->send = mpc5xxx_fec_send;
  786. dev->recv = mpc5xxx_fec_recv;
  787. strcpy(dev->name, "FEC");
  788. eth_register(dev);
  789. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  790. int retval;
  791. struct mii_dev *mdiodev = mdio_alloc();
  792. if (!mdiodev)
  793. return -ENOMEM;
  794. strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
  795. mdiodev->read = fec5xxx_miiphy_read;
  796. mdiodev->write = fec5xxx_miiphy_write;
  797. retval = mdio_register(mdiodev);
  798. if (retval < 0)
  799. return retval;
  800. #endif
  801. /*
  802. * Try to set the mac address now. The fec mac address is
  803. * a garbage after reset. When not using fec for booting
  804. * the Linux fec driver will try to work with this garbage.
  805. */
  806. tmp = getenv("ethaddr");
  807. if (tmp) {
  808. for (i=0; i<6; i++) {
  809. env_enetaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
  810. if (tmp)
  811. tmp = (*end) ? end+1 : end;
  812. }
  813. mpc5xxx_fec_set_hwaddr(fec, env_enetaddr);
  814. }
  815. return 1;
  816. }
  817. /* MII-interface related functions */
  818. /********************************************************************/
  819. int fec5xxx_miiphy_read(struct mii_dev *bus, int phyAddr, int devad,
  820. int regAddr)
  821. {
  822. uint16 retVal = 0;
  823. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  824. uint32 reg; /* convenient holder for the PHY register */
  825. uint32 phy; /* convenient holder for the PHY */
  826. int timeout = 0xffff;
  827. /*
  828. * reading from any PHY's register is done by properly
  829. * programming the FEC's MII data register.
  830. */
  831. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  832. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  833. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | phy | reg);
  834. /*
  835. * wait for the related interrupt
  836. */
  837. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  838. if (timeout == 0) {
  839. #if (DEBUG & 0x2)
  840. printf ("Read MDIO failed...\n");
  841. #endif
  842. return -1;
  843. }
  844. /*
  845. * clear mii interrupt bit
  846. */
  847. eth->ievent = 0x00800000;
  848. /*
  849. * it's now safe to read the PHY's register
  850. */
  851. retVal = (uint16) eth->mii_data;
  852. return retVal;
  853. }
  854. /********************************************************************/
  855. int fec5xxx_miiphy_write(struct mii_dev *bus, int phyAddr, int devad,
  856. int regAddr, u16 data)
  857. {
  858. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  859. uint32 reg; /* convenient holder for the PHY register */
  860. uint32 phy; /* convenient holder for the PHY */
  861. int timeout = 0xffff;
  862. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  863. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  864. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  865. FEC_MII_DATA_TA | phy | reg | data);
  866. /*
  867. * wait for the MII interrupt
  868. */
  869. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  870. if (timeout == 0) {
  871. #if (DEBUG & 0x2)
  872. printf ("Write MDIO failed...\n");
  873. #endif
  874. return -1;
  875. }
  876. /*
  877. * clear MII interrupt bit
  878. */
  879. eth->ievent = 0x00800000;
  880. return 0;
  881. }