mpc512x_fec.h 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * (C) Copyright 2003 - 2009
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Derived from the MPC8xx driver's header file.
  6. */
  7. #ifndef __MPC512X_FEC_H
  8. #define __MPC512X_FEC_H
  9. #include <common.h>
  10. /* Receive & Transmit Buffer Descriptor definitions */
  11. typedef struct BufferDescriptor {
  12. u16 status;
  13. u16 dataLength;
  14. u32 dataPointer;
  15. } FEC_RBD;
  16. typedef struct {
  17. u16 status;
  18. u16 dataLength;
  19. u32 dataPointer;
  20. } FEC_TBD;
  21. /* private structure */
  22. typedef enum {
  23. SEVENWIRE, /* 7-wire */
  24. MII10, /* MII 10Mbps */
  25. MII100 /* MII 100Mbps */
  26. } xceiver_type;
  27. /* BD Numer definitions */
  28. #define FEC_TBD_NUM 48 /* The user can adjust this value */
  29. #define FEC_RBD_NUM 32 /* The user can adjust this value */
  30. /* packet size limit */
  31. #define FEC_MAX_FRAME_LEN 1522 /* recommended default value */
  32. /* Buffer size must be evenly divisible by 16 */
  33. #define FEC_BUFFER_SIZE ((FEC_MAX_FRAME_LEN + 0x10) & (~0xf))
  34. typedef struct {
  35. u8 frame[FEC_BUFFER_SIZE];
  36. } mpc512x_frame;
  37. typedef struct {
  38. FEC_RBD rbd[FEC_RBD_NUM]; /* RBD ring */
  39. FEC_TBD tbd[FEC_TBD_NUM]; /* TBD ring */
  40. mpc512x_frame recv_frames[FEC_RBD_NUM]; /* receive buff */
  41. } mpc512x_buff_descs;
  42. typedef struct {
  43. volatile fec512x_t *eth;
  44. xceiver_type xcv_type; /* transceiver type */
  45. mpc512x_buff_descs *bdBase; /* BD rings and recv buffer */
  46. u16 rbdIndex; /* next receive BD to read */
  47. u16 tbdIndex; /* next transmit BD to send */
  48. u16 usedTbdIndex; /* next transmit BD to clean */
  49. u16 cleanTbdNum; /* the number of available transmit BDs */
  50. } mpc512x_fec_priv;
  51. /* RBD bits definitions */
  52. #define FEC_RBD_EMPTY 0x8000 /* Buffer is empty */
  53. #define FEC_RBD_WRAP 0x2000 /* Last BD in ring */
  54. #define FEC_RBD_LAST 0x0800 /* Buffer is last in frame(useless) */
  55. #define FEC_RBD_MISS 0x0100 /* Miss bit for prom mode */
  56. #define FEC_RBD_BC 0x0080 /* The received frame is broadcast frame */
  57. #define FEC_RBD_MC 0x0040 /* The received frame is multicast frame */
  58. #define FEC_RBD_LG 0x0020 /* Frame length violation */
  59. #define FEC_RBD_NO 0x0010 /* Nonoctet align frame */
  60. #define FEC_RBD_SH 0x0008 /* Short frame */
  61. #define FEC_RBD_CR 0x0004 /* CRC error */
  62. #define FEC_RBD_OV 0x0002 /* Receive FIFO overrun */
  63. #define FEC_RBD_TR 0x0001 /* Frame is truncated */
  64. #define FEC_RBD_ERR (FEC_RBD_LG | FEC_RBD_NO | FEC_RBD_CR | \
  65. FEC_RBD_OV | FEC_RBD_TR)
  66. /* TBD bits definitions */
  67. #define FEC_TBD_READY 0x8000 /* Buffer is ready */
  68. #define FEC_TBD_WRAP 0x2000 /* Last BD in ring */
  69. #define FEC_TBD_LAST 0x0800 /* Buffer is last in frame */
  70. #define FEC_TBD_TC 0x0400 /* Transmit the CRC */
  71. #define FEC_TBD_ABC 0x0200 /* Append bad CRC */
  72. /* MII-related definitios */
  73. #define FEC_MII_DATA_ST 0x40000000 /* Start of frame delimiter */
  74. #define FEC_MII_DATA_OP_RD 0x20000000 /* Perform a read operation */
  75. #define FEC_MII_DATA_OP_WR 0x10000000 /* Perform a write operation */
  76. #define FEC_MII_DATA_PA_MSK 0x0f800000 /* PHY Address field mask */
  77. #define FEC_MII_DATA_RA_MSK 0x007c0000 /* PHY Register field mask */
  78. #define FEC_MII_DATA_TA 0x00020000 /* Turnaround */
  79. #define FEC_MII_DATA_DATAMSK 0x0000ffff /* PHY data field */
  80. #define FEC_MII_DATA_RA_SHIFT 18 /* MII Register address bits */
  81. #define FEC_MII_DATA_PA_SHIFT 23 /* MII PHY address bits */
  82. #endif /* __MPC512X_FEC_H */