ks8851_mll.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633
  1. /*
  2. * Micrel KS8851_MLL 16bit Network driver
  3. * Copyright (c) 2011 Roberto Cerati <roberto.cerati@bticino.it>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <asm/io.h>
  8. #include <common.h>
  9. #include <command.h>
  10. #include <malloc.h>
  11. #include <net.h>
  12. #include <miiphy.h>
  13. #include "ks8851_mll.h"
  14. #define DRIVERNAME "ks8851_mll"
  15. #define MAX_RECV_FRAMES 32
  16. #define MAX_BUF_SIZE 2048
  17. #define TX_BUF_SIZE 2000
  18. #define RX_BUF_SIZE 2000
  19. static const struct chip_id chip_ids[] = {
  20. {CIDER_ID, "KSZ8851"},
  21. {0, NULL},
  22. };
  23. /*
  24. * union ks_tx_hdr - tx header data
  25. * @txb: The header as bytes
  26. * @txw: The header as 16bit, little-endian words
  27. *
  28. * A dual representation of the tx header data to allow
  29. * access to individual bytes, and to allow 16bit accesses
  30. * with 16bit alignment.
  31. */
  32. union ks_tx_hdr {
  33. u8 txb[4];
  34. __le16 txw[2];
  35. };
  36. /*
  37. * struct ks_net - KS8851 driver private data
  38. * @net_device : The network device we're bound to
  39. * @txh : temporaly buffer to save status/length.
  40. * @frame_head_info : frame header information for multi-pkt rx.
  41. * @statelock : Lock on this structure for tx list.
  42. * @msg_enable : The message flags controlling driver output (see ethtool).
  43. * @frame_cnt : number of frames received.
  44. * @bus_width : i/o bus width.
  45. * @irq : irq number assigned to this device.
  46. * @rc_rxqcr : Cached copy of KS_RXQCR.
  47. * @rc_txcr : Cached copy of KS_TXCR.
  48. * @rc_ier : Cached copy of KS_IER.
  49. * @sharedbus : Multipex(addr and data bus) mode indicator.
  50. * @cmd_reg_cache : command register cached.
  51. * @cmd_reg_cache_int : command register cached. Used in the irq handler.
  52. * @promiscuous : promiscuous mode indicator.
  53. * @all_mcast : mutlicast indicator.
  54. * @mcast_lst_size : size of multicast list.
  55. * @mcast_lst : multicast list.
  56. * @mcast_bits : multicast enabed.
  57. * @mac_addr : MAC address assigned to this device.
  58. * @fid : frame id.
  59. * @extra_byte : number of extra byte prepended rx pkt.
  60. * @enabled : indicator this device works.
  61. */
  62. /* Receive multiplex framer header info */
  63. struct type_frame_head {
  64. u16 sts; /* Frame status */
  65. u16 len; /* Byte count */
  66. } fr_h_i[MAX_RECV_FRAMES];
  67. struct ks_net {
  68. struct net_device *netdev;
  69. union ks_tx_hdr txh;
  70. struct type_frame_head *frame_head_info;
  71. u32 msg_enable;
  72. u32 frame_cnt;
  73. int bus_width;
  74. int irq;
  75. u16 rc_rxqcr;
  76. u16 rc_txcr;
  77. u16 rc_ier;
  78. u16 sharedbus;
  79. u16 cmd_reg_cache;
  80. u16 cmd_reg_cache_int;
  81. u16 promiscuous;
  82. u16 all_mcast;
  83. u16 mcast_lst_size;
  84. u8 mcast_lst[MAX_MCAST_LST][MAC_ADDR_LEN];
  85. u8 mcast_bits[HW_MCAST_SIZE];
  86. u8 mac_addr[6];
  87. u8 fid;
  88. u8 extra_byte;
  89. u8 enabled;
  90. } ks_str, *ks;
  91. #define BE3 0x8000 /* Byte Enable 3 */
  92. #define BE2 0x4000 /* Byte Enable 2 */
  93. #define BE1 0x2000 /* Byte Enable 1 */
  94. #define BE0 0x1000 /* Byte Enable 0 */
  95. static u8 ks_rdreg8(struct eth_device *dev, u16 offset)
  96. {
  97. u8 shift_bit = offset & 0x03;
  98. u8 shift_data = (offset & 1) << 3;
  99. writew(offset | (BE0 << shift_bit), dev->iobase + 2);
  100. return (u8)(readw(dev->iobase) >> shift_data);
  101. }
  102. static u16 ks_rdreg16(struct eth_device *dev, u16 offset)
  103. {
  104. writew(offset | ((BE1 | BE0) << (offset & 0x02)), dev->iobase + 2);
  105. return readw(dev->iobase);
  106. }
  107. static void ks_wrreg8(struct eth_device *dev, u16 offset, u8 val)
  108. {
  109. u8 shift_bit = (offset & 0x03);
  110. u16 value_write = (u16)(val << ((offset & 1) << 3));
  111. writew(offset | (BE0 << shift_bit), dev->iobase + 2);
  112. writew(value_write, dev->iobase);
  113. }
  114. static void ks_wrreg16(struct eth_device *dev, u16 offset, u16 val)
  115. {
  116. writew(offset | ((BE1 | BE0) << (offset & 0x02)), dev->iobase + 2);
  117. writew(val, dev->iobase);
  118. }
  119. /*
  120. * ks_inblk - read a block of data from QMU. This is called after sudo DMA mode
  121. * enabled.
  122. * @ks: The chip state
  123. * @wptr: buffer address to save data
  124. * @len: length in byte to read
  125. */
  126. static inline void ks_inblk(struct eth_device *dev, u16 *wptr, u32 len)
  127. {
  128. len >>= 1;
  129. while (len--)
  130. *wptr++ = readw(dev->iobase);
  131. }
  132. /*
  133. * ks_outblk - write data to QMU. This is called after sudo DMA mode enabled.
  134. * @ks: The chip information
  135. * @wptr: buffer address
  136. * @len: length in byte to write
  137. */
  138. static inline void ks_outblk(struct eth_device *dev, u16 *wptr, u32 len)
  139. {
  140. len >>= 1;
  141. while (len--)
  142. writew(*wptr++, dev->iobase);
  143. }
  144. static void ks_enable_int(struct eth_device *dev)
  145. {
  146. ks_wrreg16(dev, KS_IER, ks->rc_ier);
  147. }
  148. static void ks_set_powermode(struct eth_device *dev, unsigned pwrmode)
  149. {
  150. unsigned pmecr;
  151. ks_rdreg16(dev, KS_GRR);
  152. pmecr = ks_rdreg16(dev, KS_PMECR);
  153. pmecr &= ~PMECR_PM_MASK;
  154. pmecr |= pwrmode;
  155. ks_wrreg16(dev, KS_PMECR, pmecr);
  156. }
  157. /*
  158. * ks_read_config - read chip configuration of bus width.
  159. * @ks: The chip information
  160. */
  161. static void ks_read_config(struct eth_device *dev)
  162. {
  163. u16 reg_data = 0;
  164. /* Regardless of bus width, 8 bit read should always work. */
  165. reg_data = ks_rdreg8(dev, KS_CCR) & 0x00FF;
  166. reg_data |= ks_rdreg8(dev, KS_CCR + 1) << 8;
  167. /* addr/data bus are multiplexed */
  168. ks->sharedbus = (reg_data & CCR_SHARED) == CCR_SHARED;
  169. /*
  170. * There are garbage data when reading data from QMU,
  171. * depending on bus-width.
  172. */
  173. if (reg_data & CCR_8BIT) {
  174. ks->bus_width = ENUM_BUS_8BIT;
  175. ks->extra_byte = 1;
  176. } else if (reg_data & CCR_16BIT) {
  177. ks->bus_width = ENUM_BUS_16BIT;
  178. ks->extra_byte = 2;
  179. } else {
  180. ks->bus_width = ENUM_BUS_32BIT;
  181. ks->extra_byte = 4;
  182. }
  183. }
  184. /*
  185. * ks_soft_reset - issue one of the soft reset to the device
  186. * @ks: The device state.
  187. * @op: The bit(s) to set in the GRR
  188. *
  189. * Issue the relevant soft-reset command to the device's GRR register
  190. * specified by @op.
  191. *
  192. * Note, the delays are in there as a caution to ensure that the reset
  193. * has time to take effect and then complete. Since the datasheet does
  194. * not currently specify the exact sequence, we have chosen something
  195. * that seems to work with our device.
  196. */
  197. static void ks_soft_reset(struct eth_device *dev, unsigned op)
  198. {
  199. /* Disable interrupt first */
  200. ks_wrreg16(dev, KS_IER, 0x0000);
  201. ks_wrreg16(dev, KS_GRR, op);
  202. mdelay(10); /* wait a short time to effect reset */
  203. ks_wrreg16(dev, KS_GRR, 0);
  204. mdelay(1); /* wait for condition to clear */
  205. }
  206. void ks_enable_qmu(struct eth_device *dev)
  207. {
  208. u16 w;
  209. w = ks_rdreg16(dev, KS_TXCR);
  210. /* Enables QMU Transmit (TXCR). */
  211. ks_wrreg16(dev, KS_TXCR, w | TXCR_TXE);
  212. /* Enable RX Frame Count Threshold and Auto-Dequeue RXQ Frame */
  213. w = ks_rdreg16(dev, KS_RXQCR);
  214. ks_wrreg16(dev, KS_RXQCR, w | RXQCR_RXFCTE);
  215. /* Enables QMU Receive (RXCR1). */
  216. w = ks_rdreg16(dev, KS_RXCR1);
  217. ks_wrreg16(dev, KS_RXCR1, w | RXCR1_RXE);
  218. }
  219. static void ks_disable_qmu(struct eth_device *dev)
  220. {
  221. u16 w;
  222. w = ks_rdreg16(dev, KS_TXCR);
  223. /* Disables QMU Transmit (TXCR). */
  224. w &= ~TXCR_TXE;
  225. ks_wrreg16(dev, KS_TXCR, w);
  226. /* Disables QMU Receive (RXCR1). */
  227. w = ks_rdreg16(dev, KS_RXCR1);
  228. w &= ~RXCR1_RXE;
  229. ks_wrreg16(dev, KS_RXCR1, w);
  230. }
  231. static inline void ks_read_qmu(struct eth_device *dev, u16 *buf, u32 len)
  232. {
  233. u32 r = ks->extra_byte & 0x1;
  234. u32 w = ks->extra_byte - r;
  235. /* 1. set sudo DMA mode */
  236. ks_wrreg16(dev, KS_RXFDPR, RXFDPR_RXFPAI);
  237. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  238. /*
  239. * 2. read prepend data
  240. *
  241. * read 4 + extra bytes and discard them.
  242. * extra bytes for dummy, 2 for status, 2 for len
  243. */
  244. if (r)
  245. ks_rdreg8(dev, 0);
  246. ks_inblk(dev, buf, w + 2 + 2);
  247. /* 3. read pkt data */
  248. ks_inblk(dev, buf, ALIGN(len, 4));
  249. /* 4. reset sudo DMA Mode */
  250. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr & ~RXQCR_SDA) & 0xff);
  251. }
  252. static void ks_rcv(struct eth_device *dev, uchar **pv_data)
  253. {
  254. struct type_frame_head *frame_hdr = ks->frame_head_info;
  255. int i;
  256. ks->frame_cnt = ks_rdreg16(dev, KS_RXFCTR) >> 8;
  257. /* read all header information */
  258. for (i = 0; i < ks->frame_cnt; i++) {
  259. /* Checking Received packet status */
  260. frame_hdr->sts = ks_rdreg16(dev, KS_RXFHSR);
  261. /* Get packet len from hardware */
  262. frame_hdr->len = ks_rdreg16(dev, KS_RXFHBCR);
  263. frame_hdr++;
  264. }
  265. frame_hdr = ks->frame_head_info;
  266. while (ks->frame_cnt--) {
  267. if ((frame_hdr->sts & RXFSHR_RXFV) &&
  268. (frame_hdr->len < RX_BUF_SIZE) &&
  269. frame_hdr->len) {
  270. /* read data block including CRC 4 bytes */
  271. ks_read_qmu(dev, (u16 *)(*pv_data), frame_hdr->len);
  272. /* net_rx_packets buffer size is ok (*pv_data) */
  273. net_process_received_packet(*pv_data, frame_hdr->len);
  274. pv_data++;
  275. } else {
  276. ks_wrreg16(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_RRXEF));
  277. printf(DRIVERNAME ": bad packet\n");
  278. }
  279. frame_hdr++;
  280. }
  281. }
  282. /*
  283. * ks_read_selftest - read the selftest memory info.
  284. * @ks: The device state
  285. *
  286. * Read and check the TX/RX memory selftest information.
  287. */
  288. static int ks_read_selftest(struct eth_device *dev)
  289. {
  290. u16 both_done = MBIR_TXMBF | MBIR_RXMBF;
  291. u16 mbir;
  292. int ret = 0;
  293. mbir = ks_rdreg16(dev, KS_MBIR);
  294. if ((mbir & both_done) != both_done) {
  295. printf(DRIVERNAME ": Memory selftest not finished\n");
  296. return 0;
  297. }
  298. if (mbir & MBIR_TXMBFA) {
  299. printf(DRIVERNAME ": TX memory selftest fails\n");
  300. ret |= 1;
  301. }
  302. if (mbir & MBIR_RXMBFA) {
  303. printf(DRIVERNAME ": RX memory selftest fails\n");
  304. ret |= 2;
  305. }
  306. debug(DRIVERNAME ": the selftest passes\n");
  307. return ret;
  308. }
  309. static void ks_setup(struct eth_device *dev)
  310. {
  311. u16 w;
  312. /* Setup Transmit Frame Data Pointer Auto-Increment (TXFDPR) */
  313. ks_wrreg16(dev, KS_TXFDPR, TXFDPR_TXFPAI);
  314. /* Setup Receive Frame Data Pointer Auto-Increment */
  315. ks_wrreg16(dev, KS_RXFDPR, RXFDPR_RXFPAI);
  316. /* Setup Receive Frame Threshold - 1 frame (RXFCTFC) */
  317. ks_wrreg16(dev, KS_RXFCTR, 1 & RXFCTR_THRESHOLD_MASK);
  318. /* Setup RxQ Command Control (RXQCR) */
  319. ks->rc_rxqcr = RXQCR_CMD_CNTL;
  320. ks_wrreg16(dev, KS_RXQCR, ks->rc_rxqcr);
  321. /*
  322. * set the force mode to half duplex, default is full duplex
  323. * because if the auto-negotiation fails, most switch uses
  324. * half-duplex.
  325. */
  326. w = ks_rdreg16(dev, KS_P1MBCR);
  327. w &= ~P1MBCR_FORCE_FDX;
  328. ks_wrreg16(dev, KS_P1MBCR, w);
  329. w = TXCR_TXFCE | TXCR_TXPE | TXCR_TXCRC | TXCR_TCGIP;
  330. ks_wrreg16(dev, KS_TXCR, w);
  331. w = RXCR1_RXFCE | RXCR1_RXBE | RXCR1_RXUE | RXCR1_RXME | RXCR1_RXIPFCC;
  332. /* Normal mode */
  333. w |= RXCR1_RXPAFMA;
  334. ks_wrreg16(dev, KS_RXCR1, w);
  335. }
  336. static void ks_setup_int(struct eth_device *dev)
  337. {
  338. ks->rc_ier = 0x00;
  339. /* Clear the interrupts status of the hardware. */
  340. ks_wrreg16(dev, KS_ISR, 0xffff);
  341. /* Enables the interrupts of the hardware. */
  342. ks->rc_ier = (IRQ_LCI | IRQ_TXI | IRQ_RXI);
  343. }
  344. static int ks8851_mll_detect_chip(struct eth_device *dev)
  345. {
  346. unsigned short val, i;
  347. ks_read_config(dev);
  348. val = ks_rdreg16(dev, KS_CIDER);
  349. if (val == 0xffff) {
  350. /* Special case -- no chip present */
  351. printf(DRIVERNAME ": is chip mounted ?\n");
  352. return -1;
  353. } else if ((val & 0xfff0) != CIDER_ID) {
  354. printf(DRIVERNAME ": Invalid chip id 0x%04x\n", val);
  355. return -1;
  356. }
  357. debug("Read back KS8851 id 0x%x\n", val);
  358. /* only one entry in the table */
  359. val &= 0xfff0;
  360. for (i = 0; chip_ids[i].id != 0; i++) {
  361. if (chip_ids[i].id == val)
  362. break;
  363. }
  364. if (!chip_ids[i].id) {
  365. printf(DRIVERNAME ": Unknown chip ID %04x\n", val);
  366. return -1;
  367. }
  368. dev->priv = (void *)&chip_ids[i];
  369. return 0;
  370. }
  371. static void ks8851_mll_reset(struct eth_device *dev)
  372. {
  373. /* wake up powermode to normal mode */
  374. ks_set_powermode(dev, PMECR_PM_NORMAL);
  375. mdelay(1); /* wait for normal mode to take effect */
  376. /* Disable interrupt and reset */
  377. ks_soft_reset(dev, GRR_GSR);
  378. /* turn off the IRQs and ack any outstanding */
  379. ks_wrreg16(dev, KS_IER, 0x0000);
  380. ks_wrreg16(dev, KS_ISR, 0xffff);
  381. /* shutdown RX/TX QMU */
  382. ks_disable_qmu(dev);
  383. }
  384. static void ks8851_mll_phy_configure(struct eth_device *dev)
  385. {
  386. u16 data;
  387. ks_setup(dev);
  388. ks_setup_int(dev);
  389. /* Probing the phy */
  390. data = ks_rdreg16(dev, KS_OBCR);
  391. ks_wrreg16(dev, KS_OBCR, data | OBCR_ODS_16MA);
  392. debug(DRIVERNAME ": phy initialized\n");
  393. }
  394. static void ks8851_mll_enable(struct eth_device *dev)
  395. {
  396. ks_wrreg16(dev, KS_ISR, 0xffff);
  397. ks_enable_int(dev);
  398. ks_enable_qmu(dev);
  399. }
  400. static int ks8851_mll_init(struct eth_device *dev, bd_t *bd)
  401. {
  402. struct chip_id *id = dev->priv;
  403. debug(DRIVERNAME ": detected %s controller\n", id->name);
  404. if (ks_read_selftest(dev)) {
  405. printf(DRIVERNAME ": Selftest failed\n");
  406. return -1;
  407. }
  408. ks8851_mll_reset(dev);
  409. /* Configure the PHY, initialize the link state */
  410. ks8851_mll_phy_configure(dev);
  411. /* static allocation of private informations */
  412. ks->frame_head_info = fr_h_i;
  413. /* Turn on Tx + Rx */
  414. ks8851_mll_enable(dev);
  415. return 0;
  416. }
  417. static void ks_write_qmu(struct eth_device *dev, u8 *pdata, u16 len)
  418. {
  419. /* start header at txb[0] to align txw entries */
  420. ks->txh.txw[0] = 0;
  421. ks->txh.txw[1] = cpu_to_le16(len);
  422. /* 1. set sudo-DMA mode */
  423. ks_wrreg16(dev, KS_TXFDPR, TXFDPR_TXFPAI);
  424. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  425. /* 2. write status/lenth info */
  426. ks_outblk(dev, ks->txh.txw, 4);
  427. /* 3. write pkt data */
  428. ks_outblk(dev, (u16 *)pdata, ALIGN(len, 4));
  429. /* 4. reset sudo-DMA mode */
  430. ks_wrreg8(dev, KS_RXQCR, (ks->rc_rxqcr & ~RXQCR_SDA) & 0xff);
  431. /* 5. Enqueue Tx(move the pkt from TX buffer into TXQ) */
  432. ks_wrreg16(dev, KS_TXQCR, TXQCR_METFE);
  433. /* 6. wait until TXQCR_METFE is auto-cleared */
  434. do { } while (ks_rdreg16(dev, KS_TXQCR) & TXQCR_METFE);
  435. }
  436. static int ks8851_mll_send(struct eth_device *dev, void *packet, int length)
  437. {
  438. u8 *data = (u8 *)packet;
  439. u16 tmplen = (u16)length;
  440. u16 retv;
  441. /*
  442. * Extra space are required:
  443. * 4 byte for alignment, 4 for status/length, 4 for CRC
  444. */
  445. retv = ks_rdreg16(dev, KS_TXMIR) & 0x1fff;
  446. if (retv >= tmplen + 12) {
  447. ks_write_qmu(dev, data, tmplen);
  448. return 0;
  449. } else {
  450. printf(DRIVERNAME ": failed to send packet: No buffer\n");
  451. return -1;
  452. }
  453. }
  454. static void ks8851_mll_halt(struct eth_device *dev)
  455. {
  456. ks8851_mll_reset(dev);
  457. }
  458. /*
  459. * Maximum receive ring size; that is, the number of packets
  460. * we can buffer before overflow happens. Basically, this just
  461. * needs to be enough to prevent a packet being discarded while
  462. * we are processing the previous one.
  463. */
  464. static int ks8851_mll_recv(struct eth_device *dev)
  465. {
  466. u16 status;
  467. status = ks_rdreg16(dev, KS_ISR);
  468. ks_wrreg16(dev, KS_ISR, status);
  469. if ((status & IRQ_RXI))
  470. ks_rcv(dev, (uchar **)net_rx_packets);
  471. if ((status & IRQ_LDI)) {
  472. u16 pmecr = ks_rdreg16(dev, KS_PMECR);
  473. pmecr &= ~PMECR_WKEVT_MASK;
  474. ks_wrreg16(dev, KS_PMECR, pmecr | PMECR_WKEVT_LINK);
  475. }
  476. return 0;
  477. }
  478. static int ks8851_mll_write_hwaddr(struct eth_device *dev)
  479. {
  480. u16 addrl, addrm, addrh;
  481. addrh = (dev->enetaddr[0] << 8) | dev->enetaddr[1];
  482. addrm = (dev->enetaddr[2] << 8) | dev->enetaddr[3];
  483. addrl = (dev->enetaddr[4] << 8) | dev->enetaddr[5];
  484. ks_wrreg16(dev, KS_MARH, addrh);
  485. ks_wrreg16(dev, KS_MARM, addrm);
  486. ks_wrreg16(dev, KS_MARL, addrl);
  487. return 0;
  488. }
  489. int ks8851_mll_initialize(u8 dev_num, int base_addr)
  490. {
  491. struct eth_device *dev;
  492. dev = malloc(sizeof(*dev));
  493. if (!dev) {
  494. printf("Error: Failed to allocate memory\n");
  495. return -1;
  496. }
  497. memset(dev, 0, sizeof(*dev));
  498. dev->iobase = base_addr;
  499. ks = &ks_str;
  500. /* Try to detect chip. Will fail if not present. */
  501. if (ks8851_mll_detect_chip(dev)) {
  502. free(dev);
  503. return -1;
  504. }
  505. dev->init = ks8851_mll_init;
  506. dev->halt = ks8851_mll_halt;
  507. dev->send = ks8851_mll_send;
  508. dev->recv = ks8851_mll_recv;
  509. dev->write_hwaddr = ks8851_mll_write_hwaddr;
  510. sprintf(dev->name, "%s-%hu", DRIVERNAME, dev_num);
  511. eth_register(dev);
  512. return 0;
  513. }