t4240.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Roy Zang <tie-fei.zang@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <phy.h>
  9. #include <fm_eth.h>
  10. #include <asm/io.h>
  11. #include <asm/immap_85xx.h>
  12. #include <asm/fsl_serdes.h>
  13. u32 port_to_devdisr[] = {
  14. [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
  15. [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
  16. [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
  17. [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
  18. [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
  19. [FM1_DTSEC6] = FSL_CORENET_DEVDISR2_DTSEC1_6,
  20. [FM1_DTSEC9] = FSL_CORENET_DEVDISR2_DTSEC1_9,
  21. [FM1_DTSEC10] = FSL_CORENET_DEVDISR2_DTSEC1_10,
  22. [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1_1,
  23. [FM1_10GEC2] = FSL_CORENET_DEVDISR2_10GEC1_2,
  24. [FM2_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC2_1,
  25. [FM2_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC2_2,
  26. [FM2_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC2_3,
  27. [FM2_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC2_4,
  28. [FM2_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC2_5,
  29. [FM2_DTSEC6] = FSL_CORENET_DEVDISR2_DTSEC2_6,
  30. [FM2_DTSEC9] = FSL_CORENET_DEVDISR2_DTSEC2_9,
  31. [FM2_DTSEC10] = FSL_CORENET_DEVDISR2_DTSEC2_10,
  32. [FM2_10GEC1] = FSL_CORENET_DEVDISR2_10GEC2_1,
  33. [FM2_10GEC2] = FSL_CORENET_DEVDISR2_10GEC2_2,
  34. };
  35. static int is_device_disabled(enum fm_port port)
  36. {
  37. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  38. u32 devdisr2 = in_be32(&gur->devdisr2);
  39. return port_to_devdisr[port] & devdisr2;
  40. }
  41. void fman_disable_port(enum fm_port port)
  42. {
  43. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  44. setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  45. }
  46. void fman_enable_port(enum fm_port port)
  47. {
  48. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  49. clrbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  50. }
  51. phy_interface_t fman_port_enet_if(enum fm_port port)
  52. {
  53. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  54. u32 rcwsr13 = in_be32(&gur->rcwsr[13]);
  55. if (is_device_disabled(port))
  56. return PHY_INTERFACE_MODE_NONE;
  57. if ((port == FM1_10GEC1 || port == FM1_10GEC2) &&
  58. ((is_serdes_configured(XAUI_FM1_MAC9)) ||
  59. (is_serdes_configured(XAUI_FM1_MAC10)) ||
  60. (is_serdes_configured(XFI_FM1_MAC9)) ||
  61. (is_serdes_configured(XFI_FM1_MAC10))))
  62. return PHY_INTERFACE_MODE_XGMII;
  63. if ((port == FM1_DTSEC9 || port == FM1_DTSEC10) &&
  64. ((is_serdes_configured(XFI_FM1_MAC9)) ||
  65. (is_serdes_configured(XFI_FM1_MAC10))))
  66. return PHY_INTERFACE_MODE_NONE;
  67. if ((port == FM2_10GEC1 || port == FM2_10GEC2) &&
  68. ((is_serdes_configured(XAUI_FM2_MAC9)) ||
  69. (is_serdes_configured(XAUI_FM2_MAC10)) ||
  70. (is_serdes_configured(XFI_FM2_MAC9)) ||
  71. (is_serdes_configured(XFI_FM2_MAC10))))
  72. return PHY_INTERFACE_MODE_XGMII;
  73. #define FSL_CORENET_RCWSR13_EC1 0x60000000 /* bits 417..418 */
  74. #define FSL_CORENET_RCWSR13_EC1_FM2_DTSEC5_RGMII 0x00000000
  75. #define FSL_CORENET_RCWSR13_EC1_FM2_GPIO 0x40000000
  76. #define FSL_CORENET_RCWSR13_EC2 0x18000000 /* bits 419..420 */
  77. #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII 0x00000000
  78. #define FSL_CORENET_RCWSR13_EC2_FM2_DTSEC6_RGMII 0x08000000
  79. #define FSL_CORENET_RCWSR13_EC2_FM1_GPIO 0x10000000
  80. /* handle RGMII first */
  81. if ((port == FM2_DTSEC5) && ((rcwsr13 & FSL_CORENET_RCWSR13_EC1) ==
  82. FSL_CORENET_RCWSR13_EC1_FM2_DTSEC5_RGMII))
  83. return PHY_INTERFACE_MODE_RGMII;
  84. if ((port == FM1_DTSEC5) && ((rcwsr13 & FSL_CORENET_RCWSR13_EC2) ==
  85. FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII))
  86. return PHY_INTERFACE_MODE_RGMII;
  87. if ((port == FM2_DTSEC6) && ((rcwsr13 & FSL_CORENET_RCWSR13_EC2) ==
  88. FSL_CORENET_RCWSR13_EC2_FM2_DTSEC6_RGMII))
  89. return PHY_INTERFACE_MODE_RGMII;
  90. switch (port) {
  91. case FM1_DTSEC1:
  92. case FM1_DTSEC2:
  93. case FM1_DTSEC3:
  94. case FM1_DTSEC4:
  95. case FM1_DTSEC5:
  96. case FM1_DTSEC6:
  97. case FM1_DTSEC9:
  98. case FM1_DTSEC10:
  99. if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
  100. return PHY_INTERFACE_MODE_SGMII;
  101. break;
  102. case FM2_DTSEC1:
  103. case FM2_DTSEC2:
  104. case FM2_DTSEC3:
  105. case FM2_DTSEC4:
  106. case FM2_DTSEC5:
  107. case FM2_DTSEC6:
  108. case FM2_DTSEC9:
  109. case FM2_DTSEC10:
  110. if (is_serdes_configured(SGMII_FM2_DTSEC1 + port - FM2_DTSEC1))
  111. return PHY_INTERFACE_MODE_SGMII;
  112. break;
  113. default:
  114. break;
  115. }
  116. /* handle QSGMII */
  117. switch (port) {
  118. case FM1_DTSEC1:
  119. case FM1_DTSEC2:
  120. case FM1_DTSEC3:
  121. case FM1_DTSEC4:
  122. /* check lane G on SerDes1 */
  123. if (is_serdes_configured(QSGMII_FM1_A))
  124. return PHY_INTERFACE_MODE_QSGMII;
  125. break;
  126. case FM1_DTSEC5:
  127. case FM1_DTSEC6:
  128. case FM1_DTSEC9:
  129. case FM1_DTSEC10:
  130. /* check lane C on SerDes1 */
  131. if (is_serdes_configured(QSGMII_FM1_B))
  132. return PHY_INTERFACE_MODE_QSGMII;
  133. break;
  134. case FM2_DTSEC1:
  135. case FM2_DTSEC2:
  136. case FM2_DTSEC3:
  137. case FM2_DTSEC4:
  138. /* check lane G on SerDes2 */
  139. if (is_serdes_configured(QSGMII_FM2_A))
  140. return PHY_INTERFACE_MODE_QSGMII;
  141. break;
  142. case FM2_DTSEC5:
  143. case FM2_DTSEC6:
  144. case FM2_DTSEC9:
  145. case FM2_DTSEC10:
  146. /* check lane C on SerDes2 */
  147. if (is_serdes_configured(QSGMII_FM2_B))
  148. return PHY_INTERFACE_MODE_QSGMII;
  149. break;
  150. default:
  151. break;
  152. }
  153. return PHY_INTERFACE_MODE_NONE;
  154. }