p5040.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <phy.h>
  8. #include <fm_eth.h>
  9. #include <asm/io.h>
  10. #include <asm/immap_85xx.h>
  11. #include <asm/fsl_serdes.h>
  12. u32 port_to_devdisr[] = {
  13. [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
  14. [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
  15. [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
  16. [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
  17. [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
  18. [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
  19. [FM2_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC2_1,
  20. [FM2_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC2_2,
  21. [FM2_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC2_3,
  22. [FM2_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC2_4,
  23. [FM2_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC2_5,
  24. [FM2_10GEC1] = FSL_CORENET_DEVDISR2_10GEC2,
  25. };
  26. static int is_device_disabled(enum fm_port port)
  27. {
  28. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  29. u32 devdisr2 = in_be32(&gur->devdisr2);
  30. return port_to_devdisr[port] & devdisr2;
  31. }
  32. void fman_disable_port(enum fm_port port)
  33. {
  34. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  35. /* don't allow disabling of DTSEC1 as its needed for MDIO */
  36. if (port == FM1_DTSEC1)
  37. return;
  38. setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  39. }
  40. void fman_enable_port(enum fm_port port)
  41. {
  42. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  43. clrbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  44. }
  45. phy_interface_t fman_port_enet_if(enum fm_port port)
  46. {
  47. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  48. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  49. if (is_device_disabled(port))
  50. return PHY_INTERFACE_MODE_NONE;
  51. if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
  52. return PHY_INTERFACE_MODE_XGMII;
  53. if ((port == FM2_10GEC1) && (is_serdes_configured(XAUI_FM2)))
  54. return PHY_INTERFACE_MODE_XGMII;
  55. /* handle RGMII first */
  56. if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
  57. FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_RGMII))
  58. return PHY_INTERFACE_MODE_RGMII;
  59. if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
  60. FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_MII))
  61. return PHY_INTERFACE_MODE_MII;
  62. if ((port == FM2_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  63. FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_RGMII))
  64. return PHY_INTERFACE_MODE_RGMII;
  65. if ((port == FM2_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  66. FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_MII))
  67. return PHY_INTERFACE_MODE_MII;
  68. switch (port) {
  69. case FM1_DTSEC1:
  70. case FM1_DTSEC2:
  71. case FM1_DTSEC3:
  72. case FM1_DTSEC4:
  73. case FM1_DTSEC5:
  74. if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
  75. return PHY_INTERFACE_MODE_SGMII;
  76. break;
  77. case FM2_DTSEC1:
  78. case FM2_DTSEC2:
  79. case FM2_DTSEC3:
  80. case FM2_DTSEC4:
  81. case FM2_DTSEC5:
  82. if (is_serdes_configured(SGMII_FM2_DTSEC1 + port - FM2_DTSEC1))
  83. return PHY_INTERFACE_MODE_SGMII;
  84. break;
  85. default:
  86. return PHY_INTERFACE_MODE_NONE;
  87. }
  88. return PHY_INTERFACE_MODE_NONE;
  89. }