ls1046.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <phy.h>
  8. #include <fm_eth.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/fsl_serdes.h>
  11. #define FSL_CHASSIS2_RCWSR13_EC1 0xe0000000 /* bits 416..418 */
  12. #define FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII 0x00000000
  13. #define FSL_CHASSIS2_RCWSR13_EC1_GPIO 0x20000000
  14. #define FSL_CHASSIS2_RCWSR13_EC1_FTM 0xa0000000
  15. #define FSL_CHASSIS2_RCWSR13_EC2 0x1c000000 /* bits 419..421 */
  16. #define FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII 0x00000000
  17. #define FSL_CHASSIS2_RCWSR13_EC2_GPIO 0x04000000
  18. #define FSL_CHASSIS2_RCWSR13_EC2_1588 0x08000000
  19. #define FSL_CHASSIS2_RCWSR13_EC2_FTM 0x14000000
  20. u32 port_to_devdisr[] = {
  21. [FM1_DTSEC1] = FSL_CHASSIS2_DEVDISR2_DTSEC1_1,
  22. [FM1_DTSEC2] = FSL_CHASSIS2_DEVDISR2_DTSEC1_2,
  23. [FM1_DTSEC3] = FSL_CHASSIS2_DEVDISR2_DTSEC1_3,
  24. [FM1_DTSEC4] = FSL_CHASSIS2_DEVDISR2_DTSEC1_4,
  25. [FM1_DTSEC5] = FSL_CHASSIS2_DEVDISR2_DTSEC1_5,
  26. [FM1_DTSEC6] = FSL_CHASSIS2_DEVDISR2_DTSEC1_6,
  27. [FM1_DTSEC9] = FSL_CHASSIS2_DEVDISR2_DTSEC1_9,
  28. [FM1_DTSEC10] = FSL_CHASSIS2_DEVDISR2_DTSEC1_10,
  29. [FM1_10GEC1] = FSL_CHASSIS2_DEVDISR2_10GEC1_1,
  30. [FM1_10GEC2] = FSL_CHASSIS2_DEVDISR2_10GEC1_2,
  31. [FM1_10GEC3] = FSL_CHASSIS2_DEVDISR2_10GEC1_3,
  32. [FM1_10GEC4] = FSL_CHASSIS2_DEVDISR2_10GEC1_4,
  33. };
  34. static int is_device_disabled(enum fm_port port)
  35. {
  36. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  37. u32 devdisr2 = in_be32(&gur->devdisr2);
  38. return port_to_devdisr[port] & devdisr2;
  39. }
  40. void fman_disable_port(enum fm_port port)
  41. {
  42. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  43. setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  44. }
  45. phy_interface_t fman_port_enet_if(enum fm_port port)
  46. {
  47. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  48. u32 rcwsr13 = in_be32(&gur->rcwsr[13]);
  49. if (is_device_disabled(port))
  50. return PHY_INTERFACE_MODE_NONE;
  51. if ((port == FM1_10GEC1) && (is_serdes_configured(XFI_FM1_MAC9)))
  52. return PHY_INTERFACE_MODE_XGMII;
  53. if ((port == FM1_DTSEC9) && (is_serdes_configured(XFI_FM1_MAC9)))
  54. return PHY_INTERFACE_MODE_NONE;
  55. if ((port == FM1_10GEC2) && (is_serdes_configured(XFI_FM1_MAC10)))
  56. return PHY_INTERFACE_MODE_XGMII;
  57. if ((port == FM1_DTSEC10) && (is_serdes_configured(XFI_FM1_MAC10)))
  58. return PHY_INTERFACE_MODE_NONE;
  59. if (port == FM1_DTSEC3)
  60. if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC1) ==
  61. FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII)
  62. return PHY_INTERFACE_MODE_RGMII;
  63. if (port == FM1_DTSEC4)
  64. if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC2) ==
  65. FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII)
  66. return PHY_INTERFACE_MODE_RGMII;
  67. /* handle SGMII, only MAC 2/5/6/9/10 available */
  68. switch (port) {
  69. case FM1_DTSEC2:
  70. case FM1_DTSEC5:
  71. case FM1_DTSEC6:
  72. case FM1_DTSEC9:
  73. case FM1_DTSEC10:
  74. if (is_serdes_configured(SGMII_FM1_DTSEC2 + port - FM1_DTSEC2))
  75. return PHY_INTERFACE_MODE_SGMII;
  76. break;
  77. default:
  78. break;
  79. }
  80. /* handle 2.5G SGMII, only MAC 5/9/10 available */
  81. switch (port) {
  82. case FM1_DTSEC5:
  83. case FM1_DTSEC9:
  84. case FM1_DTSEC10:
  85. if (is_serdes_configured(SGMII_2500_FM1_DTSEC5 +
  86. port - FM1_DTSEC5))
  87. return PHY_INTERFACE_MODE_SGMII_2500;
  88. break;
  89. default:
  90. break;
  91. }
  92. /* handle QSGMII, only MAC 1/5/6/10 available */
  93. switch (port) {
  94. case FM1_DTSEC1:
  95. case FM1_DTSEC5:
  96. case FM1_DTSEC6:
  97. case FM1_DTSEC10:
  98. if (is_serdes_configured(QSGMII_FM1_A))
  99. return PHY_INTERFACE_MODE_QSGMII;
  100. break;
  101. default:
  102. break;
  103. }
  104. return PHY_INTERFACE_MODE_NONE;
  105. }