ethoc.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /*
  2. * Opencore 10/100 ethernet mac driver
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. * Thierry Reding <thierry.reding@avionic-design.de>
  7. * Copyright (C) 2010 Thomas Chou <thomas@wytron.com.tw>
  8. * Copyright (C) 2016 Cadence Design Systems Inc.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0
  11. */
  12. #include <common.h>
  13. #include <dm/device.h>
  14. #include <dm/platform_data/net_ethoc.h>
  15. #include <linux/io.h>
  16. #include <malloc.h>
  17. #include <net.h>
  18. #include <miiphy.h>
  19. #include <asm/cache.h>
  20. #include <wait_bit.h>
  21. /* register offsets */
  22. #define MODER 0x00
  23. #define INT_SOURCE 0x04
  24. #define INT_MASK 0x08
  25. #define IPGT 0x0c
  26. #define IPGR1 0x10
  27. #define IPGR2 0x14
  28. #define PACKETLEN 0x18
  29. #define COLLCONF 0x1c
  30. #define TX_BD_NUM 0x20
  31. #define CTRLMODER 0x24
  32. #define MIIMODER 0x28
  33. #define MIICOMMAND 0x2c
  34. #define MIIADDRESS 0x30
  35. #define MIITX_DATA 0x34
  36. #define MIIRX_DATA 0x38
  37. #define MIISTATUS 0x3c
  38. #define MAC_ADDR0 0x40
  39. #define MAC_ADDR1 0x44
  40. #define ETH_HASH0 0x48
  41. #define ETH_HASH1 0x4c
  42. #define ETH_TXCTRL 0x50
  43. /* mode register */
  44. #define MODER_RXEN (1 << 0) /* receive enable */
  45. #define MODER_TXEN (1 << 1) /* transmit enable */
  46. #define MODER_NOPRE (1 << 2) /* no preamble */
  47. #define MODER_BRO (1 << 3) /* broadcast address */
  48. #define MODER_IAM (1 << 4) /* individual address mode */
  49. #define MODER_PRO (1 << 5) /* promiscuous mode */
  50. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  51. #define MODER_LOOP (1 << 7) /* loopback */
  52. #define MODER_NBO (1 << 8) /* no back-off */
  53. #define MODER_EDE (1 << 9) /* excess defer enable */
  54. #define MODER_FULLD (1 << 10) /* full duplex */
  55. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  56. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  57. #define MODER_CRC (1 << 13) /* CRC enable */
  58. #define MODER_HUGE (1 << 14) /* huge packets enable */
  59. #define MODER_PAD (1 << 15) /* padding enabled */
  60. #define MODER_RSM (1 << 16) /* receive small packets */
  61. /* interrupt source and mask registers */
  62. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  63. #define INT_MASK_TXE (1 << 1) /* transmit error */
  64. #define INT_MASK_RXF (1 << 2) /* receive frame */
  65. #define INT_MASK_RXE (1 << 3) /* receive error */
  66. #define INT_MASK_BUSY (1 << 4)
  67. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  68. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  69. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  70. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  71. #define INT_MASK_ALL ( \
  72. INT_MASK_TXF | INT_MASK_TXE | \
  73. INT_MASK_RXF | INT_MASK_RXE | \
  74. INT_MASK_TXC | INT_MASK_RXC | \
  75. INT_MASK_BUSY \
  76. )
  77. /* packet length register */
  78. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  79. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  80. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  81. PACKETLEN_MAX(max))
  82. /* transmit buffer number register */
  83. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  84. /* control module mode register */
  85. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  86. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  87. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  88. /* MII mode register */
  89. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  90. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  91. /* MII command register */
  92. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  93. #define MIICOMMAND_READ (1 << 1) /* read status */
  94. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  95. /* MII address register */
  96. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  97. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  98. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  99. MIIADDRESS_RGAD(reg))
  100. /* MII transmit data register */
  101. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  102. /* MII receive data register */
  103. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  104. /* MII status register */
  105. #define MIISTATUS_LINKFAIL (1 << 0)
  106. #define MIISTATUS_BUSY (1 << 1)
  107. #define MIISTATUS_INVALID (1 << 2)
  108. /* TX buffer descriptor */
  109. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  110. #define TX_BD_DF (1 << 1) /* defer indication */
  111. #define TX_BD_LC (1 << 2) /* late collision */
  112. #define TX_BD_RL (1 << 3) /* retransmission limit */
  113. #define TX_BD_RETRY_MASK (0x00f0)
  114. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  115. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  116. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  117. #define TX_BD_PAD (1 << 12) /* pad enable */
  118. #define TX_BD_WRAP (1 << 13)
  119. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  120. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  121. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  122. #define TX_BD_LEN_MASK (0xffff << 16)
  123. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  124. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  125. /* RX buffer descriptor */
  126. #define RX_BD_LC (1 << 0) /* late collision */
  127. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  128. #define RX_BD_SF (1 << 2) /* short frame */
  129. #define RX_BD_TL (1 << 3) /* too long */
  130. #define RX_BD_DN (1 << 4) /* dribble nibble */
  131. #define RX_BD_IS (1 << 5) /* invalid symbol */
  132. #define RX_BD_OR (1 << 6) /* receiver overrun */
  133. #define RX_BD_MISS (1 << 7)
  134. #define RX_BD_CF (1 << 8) /* control frame */
  135. #define RX_BD_WRAP (1 << 13)
  136. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  137. #define RX_BD_EMPTY (1 << 15)
  138. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  139. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  140. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  141. #define ETHOC_BUFSIZ 1536
  142. #define ETHOC_ZLEN 64
  143. #define ETHOC_BD_BASE 0x400
  144. #define ETHOC_TIMEOUT (HZ / 2)
  145. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  146. #define ETHOC_IOSIZE 0x54
  147. /**
  148. * struct ethoc - driver-private device structure
  149. * @num_tx: number of send buffers
  150. * @cur_tx: last send buffer written
  151. * @dty_tx: last buffer actually sent
  152. * @num_rx: number of receive buffers
  153. * @cur_rx: current receive buffer
  154. */
  155. struct ethoc {
  156. u32 num_tx;
  157. u32 cur_tx;
  158. u32 dty_tx;
  159. u32 num_rx;
  160. u32 cur_rx;
  161. void __iomem *iobase;
  162. void __iomem *packet;
  163. phys_addr_t packet_phys;
  164. #ifdef CONFIG_PHYLIB
  165. struct mii_dev *bus;
  166. struct phy_device *phydev;
  167. #endif
  168. };
  169. /**
  170. * struct ethoc_bd - buffer descriptor
  171. * @stat: buffer statistics
  172. * @addr: physical memory address
  173. */
  174. struct ethoc_bd {
  175. u32 stat;
  176. u32 addr;
  177. };
  178. static inline u32 *ethoc_reg(struct ethoc *priv, size_t offset)
  179. {
  180. return priv->iobase + offset;
  181. }
  182. static inline u32 ethoc_read(struct ethoc *priv, size_t offset)
  183. {
  184. return readl(ethoc_reg(priv, offset));
  185. }
  186. static inline void ethoc_write(struct ethoc *priv, size_t offset, u32 data)
  187. {
  188. writel(data, ethoc_reg(priv, offset));
  189. }
  190. static inline void ethoc_read_bd(struct ethoc *priv, int index,
  191. struct ethoc_bd *bd)
  192. {
  193. size_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  194. bd->stat = ethoc_read(priv, offset + 0);
  195. bd->addr = ethoc_read(priv, offset + 4);
  196. }
  197. static inline void ethoc_write_bd(struct ethoc *priv, int index,
  198. const struct ethoc_bd *bd)
  199. {
  200. size_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  201. ethoc_write(priv, offset + 0, bd->stat);
  202. ethoc_write(priv, offset + 4, bd->addr);
  203. }
  204. static int ethoc_write_hwaddr_common(struct ethoc *priv, u8 *mac)
  205. {
  206. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  207. (mac[4] << 8) | (mac[5] << 0));
  208. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  209. return 0;
  210. }
  211. static inline void ethoc_ack_irq(struct ethoc *priv, u32 mask)
  212. {
  213. ethoc_write(priv, INT_SOURCE, mask);
  214. }
  215. static inline void ethoc_enable_rx_and_tx(struct ethoc *priv)
  216. {
  217. u32 mode = ethoc_read(priv, MODER);
  218. mode |= MODER_RXEN | MODER_TXEN;
  219. ethoc_write(priv, MODER, mode);
  220. }
  221. static inline void ethoc_disable_rx_and_tx(struct ethoc *priv)
  222. {
  223. u32 mode = ethoc_read(priv, MODER);
  224. mode &= ~(MODER_RXEN | MODER_TXEN);
  225. ethoc_write(priv, MODER, mode);
  226. }
  227. static int ethoc_init_ring(struct ethoc *priv)
  228. {
  229. struct ethoc_bd bd;
  230. phys_addr_t addr = priv->packet_phys;
  231. int i;
  232. priv->cur_tx = 0;
  233. priv->dty_tx = 0;
  234. priv->cur_rx = 0;
  235. /* setup transmission buffers */
  236. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  237. bd.addr = 0;
  238. for (i = 0; i < priv->num_tx; i++) {
  239. if (addr) {
  240. bd.addr = addr;
  241. addr += PKTSIZE_ALIGN;
  242. }
  243. if (i == priv->num_tx - 1)
  244. bd.stat |= TX_BD_WRAP;
  245. ethoc_write_bd(priv, i, &bd);
  246. }
  247. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  248. for (i = 0; i < priv->num_rx; i++) {
  249. if (addr) {
  250. bd.addr = addr;
  251. addr += PKTSIZE_ALIGN;
  252. } else {
  253. bd.addr = virt_to_phys(net_rx_packets[i]);
  254. }
  255. if (i == priv->num_rx - 1)
  256. bd.stat |= RX_BD_WRAP;
  257. flush_dcache_range((ulong)net_rx_packets[i],
  258. (ulong)net_rx_packets[i] + PKTSIZE_ALIGN);
  259. ethoc_write_bd(priv, priv->num_tx + i, &bd);
  260. }
  261. return 0;
  262. }
  263. static int ethoc_reset(struct ethoc *priv)
  264. {
  265. u32 mode;
  266. /* TODO: reset controller? */
  267. ethoc_disable_rx_and_tx(priv);
  268. /* TODO: setup registers */
  269. /* enable FCS generation and automatic padding */
  270. mode = ethoc_read(priv, MODER);
  271. mode |= MODER_CRC | MODER_PAD;
  272. ethoc_write(priv, MODER, mode);
  273. /* set full-duplex mode */
  274. mode = ethoc_read(priv, MODER);
  275. mode |= MODER_FULLD;
  276. ethoc_write(priv, MODER, mode);
  277. ethoc_write(priv, IPGT, 0x15);
  278. ethoc_ack_irq(priv, INT_MASK_ALL);
  279. ethoc_enable_rx_and_tx(priv);
  280. return 0;
  281. }
  282. static int ethoc_init_common(struct ethoc *priv)
  283. {
  284. int ret = 0;
  285. priv->num_tx = 1;
  286. priv->num_rx = PKTBUFSRX;
  287. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  288. ethoc_init_ring(priv);
  289. ethoc_reset(priv);
  290. #ifdef CONFIG_PHYLIB
  291. ret = phy_startup(priv->phydev);
  292. if (ret) {
  293. printf("Could not initialize PHY %s\n",
  294. priv->phydev->dev->name);
  295. return ret;
  296. }
  297. #endif
  298. return ret;
  299. }
  300. static void ethoc_stop_common(struct ethoc *priv)
  301. {
  302. ethoc_disable_rx_and_tx(priv);
  303. #ifdef CONFIG_PHYLIB
  304. phy_shutdown(priv->phydev);
  305. #endif
  306. }
  307. static int ethoc_update_rx_stats(struct ethoc_bd *bd)
  308. {
  309. int ret = 0;
  310. if (bd->stat & RX_BD_TL) {
  311. debug("ETHOC: " "RX: frame too long\n");
  312. ret++;
  313. }
  314. if (bd->stat & RX_BD_SF) {
  315. debug("ETHOC: " "RX: frame too short\n");
  316. ret++;
  317. }
  318. if (bd->stat & RX_BD_DN)
  319. debug("ETHOC: " "RX: dribble nibble\n");
  320. if (bd->stat & RX_BD_CRC) {
  321. debug("ETHOC: " "RX: wrong CRC\n");
  322. ret++;
  323. }
  324. if (bd->stat & RX_BD_OR) {
  325. debug("ETHOC: " "RX: overrun\n");
  326. ret++;
  327. }
  328. if (bd->stat & RX_BD_LC) {
  329. debug("ETHOC: " "RX: late collision\n");
  330. ret++;
  331. }
  332. return ret;
  333. }
  334. static int ethoc_rx_common(struct ethoc *priv, uchar **packetp)
  335. {
  336. struct ethoc_bd bd;
  337. u32 i = priv->cur_rx % priv->num_rx;
  338. u32 entry = priv->num_tx + i;
  339. ethoc_read_bd(priv, entry, &bd);
  340. if (bd.stat & RX_BD_EMPTY)
  341. return -EAGAIN;
  342. debug("%s(): RX buffer %d, %x received\n",
  343. __func__, priv->cur_rx, bd.stat);
  344. if (ethoc_update_rx_stats(&bd) == 0) {
  345. int size = bd.stat >> 16;
  346. size -= 4; /* strip the CRC */
  347. if (priv->packet)
  348. *packetp = priv->packet + entry * PKTSIZE_ALIGN;
  349. else
  350. *packetp = net_rx_packets[i];
  351. return size;
  352. } else {
  353. return 0;
  354. }
  355. }
  356. static int ethoc_is_new_packet_received(struct ethoc *priv)
  357. {
  358. u32 pending;
  359. pending = ethoc_read(priv, INT_SOURCE);
  360. ethoc_ack_irq(priv, pending);
  361. if (pending & INT_MASK_BUSY)
  362. debug("%s(): packet dropped\n", __func__);
  363. if (pending & INT_MASK_RX) {
  364. debug("%s(): rx irq\n", __func__);
  365. return 1;
  366. }
  367. return 0;
  368. }
  369. static int ethoc_update_tx_stats(struct ethoc_bd *bd)
  370. {
  371. if (bd->stat & TX_BD_LC)
  372. debug("ETHOC: " "TX: late collision\n");
  373. if (bd->stat & TX_BD_RL)
  374. debug("ETHOC: " "TX: retransmit limit\n");
  375. if (bd->stat & TX_BD_UR)
  376. debug("ETHOC: " "TX: underrun\n");
  377. if (bd->stat & TX_BD_CS)
  378. debug("ETHOC: " "TX: carrier sense lost\n");
  379. return 0;
  380. }
  381. static void ethoc_tx(struct ethoc *priv)
  382. {
  383. u32 entry = priv->dty_tx % priv->num_tx;
  384. struct ethoc_bd bd;
  385. ethoc_read_bd(priv, entry, &bd);
  386. if ((bd.stat & TX_BD_READY) == 0)
  387. (void)ethoc_update_tx_stats(&bd);
  388. }
  389. static int ethoc_send_common(struct ethoc *priv, void *packet, int length)
  390. {
  391. struct ethoc_bd bd;
  392. u32 entry;
  393. u32 pending;
  394. int tmo;
  395. entry = priv->cur_tx % priv->num_tx;
  396. ethoc_read_bd(priv, entry, &bd);
  397. if (unlikely(length < ETHOC_ZLEN))
  398. bd.stat |= TX_BD_PAD;
  399. else
  400. bd.stat &= ~TX_BD_PAD;
  401. if (priv->packet) {
  402. void *p = priv->packet + entry * PKTSIZE_ALIGN;
  403. memcpy(p, packet, length);
  404. packet = p;
  405. } else {
  406. bd.addr = virt_to_phys(packet);
  407. }
  408. flush_dcache_range((ulong)packet, (ulong)packet + length);
  409. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  410. bd.stat |= TX_BD_LEN(length);
  411. ethoc_write_bd(priv, entry, &bd);
  412. /* start transmit */
  413. bd.stat |= TX_BD_READY;
  414. ethoc_write_bd(priv, entry, &bd);
  415. /* wait for transfer to succeed */
  416. tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
  417. while (1) {
  418. pending = ethoc_read(priv, INT_SOURCE);
  419. ethoc_ack_irq(priv, pending & ~INT_MASK_RX);
  420. if (pending & INT_MASK_BUSY)
  421. debug("%s(): packet dropped\n", __func__);
  422. if (pending & INT_MASK_TX) {
  423. ethoc_tx(priv);
  424. break;
  425. }
  426. if (get_timer(0) >= tmo) {
  427. debug("%s(): timed out\n", __func__);
  428. return -1;
  429. }
  430. }
  431. debug("%s(): packet sent\n", __func__);
  432. return 0;
  433. }
  434. static int ethoc_free_pkt_common(struct ethoc *priv)
  435. {
  436. struct ethoc_bd bd;
  437. u32 i = priv->cur_rx % priv->num_rx;
  438. u32 entry = priv->num_tx + i;
  439. void *src;
  440. ethoc_read_bd(priv, entry, &bd);
  441. if (priv->packet)
  442. src = priv->packet + entry * PKTSIZE_ALIGN;
  443. else
  444. src = net_rx_packets[i];
  445. /* clear the buffer descriptor so it can be reused */
  446. flush_dcache_range((ulong)src,
  447. (ulong)src + PKTSIZE_ALIGN);
  448. bd.stat &= ~RX_BD_STATS;
  449. bd.stat |= RX_BD_EMPTY;
  450. ethoc_write_bd(priv, entry, &bd);
  451. priv->cur_rx++;
  452. return 0;
  453. }
  454. #ifdef CONFIG_PHYLIB
  455. static int ethoc_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  456. {
  457. struct ethoc *priv = bus->priv;
  458. int rc;
  459. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(addr, reg));
  460. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  461. rc = wait_for_bit(__func__, ethoc_reg(priv, MIISTATUS),
  462. MIISTATUS_BUSY, false, CONFIG_SYS_HZ, false);
  463. if (rc == 0) {
  464. u32 data = ethoc_read(priv, MIIRX_DATA);
  465. /* reset MII command register */
  466. ethoc_write(priv, MIICOMMAND, 0);
  467. return data;
  468. }
  469. return rc;
  470. }
  471. static int ethoc_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  472. u16 val)
  473. {
  474. struct ethoc *priv = bus->priv;
  475. int rc;
  476. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(addr, reg));
  477. ethoc_write(priv, MIITX_DATA, val);
  478. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  479. rc = wait_for_bit(__func__, ethoc_reg(priv, MIISTATUS),
  480. MIISTATUS_BUSY, false, CONFIG_SYS_HZ, false);
  481. if (rc == 0) {
  482. /* reset MII command register */
  483. ethoc_write(priv, MIICOMMAND, 0);
  484. }
  485. return rc;
  486. }
  487. static int ethoc_mdio_init(const char *name, struct ethoc *priv)
  488. {
  489. struct mii_dev *bus = mdio_alloc();
  490. int ret;
  491. if (!bus) {
  492. printf("Failed to allocate MDIO bus\n");
  493. return -ENOMEM;
  494. }
  495. bus->read = ethoc_mdio_read;
  496. bus->write = ethoc_mdio_write;
  497. snprintf(bus->name, sizeof(bus->name), "%s", name);
  498. bus->priv = priv;
  499. ret = mdio_register(bus);
  500. if (ret < 0)
  501. return ret;
  502. priv->bus = miiphy_get_dev_by_name(name);
  503. return 0;
  504. }
  505. static int ethoc_phy_init(struct ethoc *priv, void *dev)
  506. {
  507. struct phy_device *phydev;
  508. int mask = 0xffffffff;
  509. #ifdef CONFIG_PHY_ADDR
  510. mask = 1 << CONFIG_PHY_ADDR;
  511. #endif
  512. phydev = phy_find_by_mask(priv->bus, mask, PHY_INTERFACE_MODE_MII);
  513. if (!phydev)
  514. return -ENODEV;
  515. phy_connect_dev(phydev, dev);
  516. phydev->supported &= PHY_BASIC_FEATURES;
  517. phydev->advertising = phydev->supported;
  518. priv->phydev = phydev;
  519. phy_config(phydev);
  520. return 0;
  521. }
  522. #else
  523. static inline int ethoc_mdio_init(const char *name, struct ethoc *priv)
  524. {
  525. return 0;
  526. }
  527. static inline int ethoc_phy_init(struct ethoc *priv, void *dev)
  528. {
  529. return 0;
  530. }
  531. #endif
  532. #ifdef CONFIG_DM_ETH
  533. static int ethoc_write_hwaddr(struct udevice *dev)
  534. {
  535. struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
  536. struct ethoc *priv = dev_get_priv(dev);
  537. u8 *mac = pdata->eth_pdata.enetaddr;
  538. return ethoc_write_hwaddr_common(priv, mac);
  539. }
  540. static int ethoc_send(struct udevice *dev, void *packet, int length)
  541. {
  542. return ethoc_send_common(dev_get_priv(dev), packet, length);
  543. }
  544. static int ethoc_free_pkt(struct udevice *dev, uchar *packet, int length)
  545. {
  546. return ethoc_free_pkt_common(dev_get_priv(dev));
  547. }
  548. static int ethoc_recv(struct udevice *dev, int flags, uchar **packetp)
  549. {
  550. struct ethoc *priv = dev_get_priv(dev);
  551. if (flags & ETH_RECV_CHECK_DEVICE)
  552. if (!ethoc_is_new_packet_received(priv))
  553. return -EAGAIN;
  554. return ethoc_rx_common(priv, packetp);
  555. }
  556. static int ethoc_start(struct udevice *dev)
  557. {
  558. return ethoc_init_common(dev_get_priv(dev));
  559. }
  560. static void ethoc_stop(struct udevice *dev)
  561. {
  562. ethoc_stop_common(dev_get_priv(dev));
  563. }
  564. static int ethoc_ofdata_to_platdata(struct udevice *dev)
  565. {
  566. struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
  567. fdt_addr_t addr;
  568. pdata->eth_pdata.iobase = dev_get_addr(dev);
  569. addr = dev_get_addr_index(dev, 1);
  570. if (addr != FDT_ADDR_T_NONE)
  571. pdata->packet_base = addr;
  572. return 0;
  573. }
  574. static int ethoc_probe(struct udevice *dev)
  575. {
  576. struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
  577. struct ethoc *priv = dev_get_priv(dev);
  578. priv->iobase = ioremap(pdata->eth_pdata.iobase, ETHOC_IOSIZE);
  579. if (pdata->packet_base) {
  580. priv->packet_phys = pdata->packet_base;
  581. priv->packet = ioremap(pdata->packet_base,
  582. (1 + PKTBUFSRX) * PKTSIZE_ALIGN);
  583. }
  584. ethoc_mdio_init(dev->name, priv);
  585. ethoc_phy_init(priv, dev);
  586. return 0;
  587. }
  588. static int ethoc_remove(struct udevice *dev)
  589. {
  590. struct ethoc *priv = dev_get_priv(dev);
  591. #ifdef CONFIG_PHYLIB
  592. free(priv->phydev);
  593. mdio_unregister(priv->bus);
  594. mdio_free(priv->bus);
  595. #endif
  596. iounmap(priv->iobase);
  597. return 0;
  598. }
  599. static const struct eth_ops ethoc_ops = {
  600. .start = ethoc_start,
  601. .stop = ethoc_stop,
  602. .send = ethoc_send,
  603. .recv = ethoc_recv,
  604. .free_pkt = ethoc_free_pkt,
  605. .write_hwaddr = ethoc_write_hwaddr,
  606. };
  607. static const struct udevice_id ethoc_ids[] = {
  608. { .compatible = "opencores,ethoc" },
  609. { }
  610. };
  611. U_BOOT_DRIVER(ethoc) = {
  612. .name = "ethoc",
  613. .id = UCLASS_ETH,
  614. .of_match = ethoc_ids,
  615. .ofdata_to_platdata = ethoc_ofdata_to_platdata,
  616. .probe = ethoc_probe,
  617. .remove = ethoc_remove,
  618. .ops = &ethoc_ops,
  619. .priv_auto_alloc_size = sizeof(struct ethoc),
  620. .platdata_auto_alloc_size = sizeof(struct ethoc_eth_pdata),
  621. };
  622. #else
  623. static int ethoc_init(struct eth_device *dev, bd_t *bd)
  624. {
  625. struct ethoc *priv = (struct ethoc *)dev->priv;
  626. return ethoc_init_common(priv);
  627. }
  628. static int ethoc_write_hwaddr(struct eth_device *dev)
  629. {
  630. struct ethoc *priv = (struct ethoc *)dev->priv;
  631. u8 *mac = dev->enetaddr;
  632. return ethoc_write_hwaddr_common(priv, mac);
  633. }
  634. static int ethoc_send(struct eth_device *dev, void *packet, int length)
  635. {
  636. return ethoc_send_common(dev->priv, packet, length);
  637. }
  638. static void ethoc_halt(struct eth_device *dev)
  639. {
  640. ethoc_disable_rx_and_tx(dev->priv);
  641. }
  642. static int ethoc_recv(struct eth_device *dev)
  643. {
  644. struct ethoc *priv = (struct ethoc *)dev->priv;
  645. int count;
  646. if (!ethoc_is_new_packet_received(priv))
  647. return 0;
  648. for (count = 0; count < PKTBUFSRX; ++count) {
  649. uchar *packetp;
  650. int size = ethoc_rx_common(priv, &packetp);
  651. if (size < 0)
  652. break;
  653. if (size > 0)
  654. net_process_received_packet(packetp, size);
  655. ethoc_free_pkt_common(priv);
  656. }
  657. return 0;
  658. }
  659. int ethoc_initialize(u8 dev_num, int base_addr)
  660. {
  661. struct ethoc *priv;
  662. struct eth_device *dev;
  663. priv = malloc(sizeof(*priv));
  664. if (!priv)
  665. return 0;
  666. dev = malloc(sizeof(*dev));
  667. if (!dev) {
  668. free(priv);
  669. return 0;
  670. }
  671. memset(dev, 0, sizeof(*dev));
  672. dev->priv = priv;
  673. dev->iobase = base_addr;
  674. dev->init = ethoc_init;
  675. dev->halt = ethoc_halt;
  676. dev->send = ethoc_send;
  677. dev->recv = ethoc_recv;
  678. dev->write_hwaddr = ethoc_write_hwaddr;
  679. sprintf(dev->name, "%s-%hu", "ETHOC", dev_num);
  680. priv->iobase = ioremap(dev->iobase, ETHOC_IOSIZE);
  681. eth_register(dev);
  682. ethoc_mdio_init(dev->name, priv);
  683. ethoc_phy_init(priv, dev);
  684. return 1;
  685. }
  686. #endif