calxedaxgmac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * Copyright 2010-2011 Calxeda, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <linux/compiler.h>
  9. #include <linux/err.h>
  10. #include <asm/io.h>
  11. #define TX_NUM_DESC 1
  12. #define RX_NUM_DESC 32
  13. #define MAC_TIMEOUT (5*CONFIG_SYS_HZ)
  14. #define ETH_BUF_SZ 2048
  15. #define TX_BUF_SZ (ETH_BUF_SZ * TX_NUM_DESC)
  16. #define RX_BUF_SZ (ETH_BUF_SZ * RX_NUM_DESC)
  17. #define RXSTART 0x00000002
  18. #define TXSTART 0x00002000
  19. #define RXENABLE 0x00000004
  20. #define TXENABLE 0x00000008
  21. #define XGMAC_CONTROL_SPD 0x40000000
  22. #define XGMAC_CONTROL_SPD_MASK 0x60000000
  23. #define XGMAC_CONTROL_SARC 0x10000000
  24. #define XGMAC_CONTROL_SARK_MASK 0x18000000
  25. #define XGMAC_CONTROL_CAR 0x04000000
  26. #define XGMAC_CONTROL_CAR_MASK 0x06000000
  27. #define XGMAC_CONTROL_CAR_SHIFT 25
  28. #define XGMAC_CONTROL_DP 0x01000000
  29. #define XGMAC_CONTROL_WD 0x00800000
  30. #define XGMAC_CONTROL_JD 0x00400000
  31. #define XGMAC_CONTROL_JE 0x00100000
  32. #define XGMAC_CONTROL_LM 0x00001000
  33. #define XGMAC_CONTROL_IPC 0x00000400
  34. #define XGMAC_CONTROL_ACS 0x00000080
  35. #define XGMAC_CONTROL_DDIC 0x00000010
  36. #define XGMAC_CONTROL_TE 0x00000008
  37. #define XGMAC_CONTROL_RE 0x00000004
  38. #define XGMAC_DMA_BUSMODE_RESET 0x00000001
  39. #define XGMAC_DMA_BUSMODE_DSL 0x00000004
  40. #define XGMAC_DMA_BUSMODE_DSL_MASK 0x0000007c
  41. #define XGMAC_DMA_BUSMODE_DSL_SHIFT 2
  42. #define XGMAC_DMA_BUSMODE_ATDS 0x00000080
  43. #define XGMAC_DMA_BUSMODE_PBL_MASK 0x00003f00
  44. #define XGMAC_DMA_BUSMODE_PBL_SHIFT 8
  45. #define XGMAC_DMA_BUSMODE_FB 0x00010000
  46. #define XGMAC_DMA_BUSMODE_USP 0x00800000
  47. #define XGMAC_DMA_BUSMODE_8PBL 0x01000000
  48. #define XGMAC_DMA_BUSMODE_AAL 0x02000000
  49. #define XGMAC_DMA_AXIMODE_ENLPI 0x80000000
  50. #define XGMAC_DMA_AXIMODE_MGK 0x40000000
  51. #define XGMAC_DMA_AXIMODE_WROSR 0x00100000
  52. #define XGMAC_DMA_AXIMODE_WROSR_MASK 0x00F00000
  53. #define XGMAC_DMA_AXIMODE_WROSR_SHIFT 20
  54. #define XGMAC_DMA_AXIMODE_RDOSR 0x00010000
  55. #define XGMAC_DMA_AXIMODE_RDOSR_MASK 0x000F0000
  56. #define XGMAC_DMA_AXIMODE_RDOSR_SHIFT 16
  57. #define XGMAC_DMA_AXIMODE_AAL 0x00001000
  58. #define XGMAC_DMA_AXIMODE_BLEN256 0x00000080
  59. #define XGMAC_DMA_AXIMODE_BLEN128 0x00000040
  60. #define XGMAC_DMA_AXIMODE_BLEN64 0x00000020
  61. #define XGMAC_DMA_AXIMODE_BLEN32 0x00000010
  62. #define XGMAC_DMA_AXIMODE_BLEN16 0x00000008
  63. #define XGMAC_DMA_AXIMODE_BLEN8 0x00000004
  64. #define XGMAC_DMA_AXIMODE_BLEN4 0x00000002
  65. #define XGMAC_DMA_AXIMODE_UNDEF 0x00000001
  66. #define XGMAC_CORE_OMR_RTC_SHIFT 3
  67. #define XGMAC_CORE_OMR_RTC_MASK 0x00000018
  68. #define XGMAC_CORE_OMR_RTC 0x00000010
  69. #define XGMAC_CORE_OMR_RSF 0x00000020
  70. #define XGMAC_CORE_OMR_DT 0x00000040
  71. #define XGMAC_CORE_OMR_FEF 0x00000080
  72. #define XGMAC_CORE_OMR_EFC 0x00000100
  73. #define XGMAC_CORE_OMR_RFA_SHIFT 9
  74. #define XGMAC_CORE_OMR_RFA_MASK 0x00000E00
  75. #define XGMAC_CORE_OMR_RFD_SHIFT 12
  76. #define XGMAC_CORE_OMR_RFD_MASK 0x00007000
  77. #define XGMAC_CORE_OMR_TTC_SHIFT 16
  78. #define XGMAC_CORE_OMR_TTC_MASK 0x00030000
  79. #define XGMAC_CORE_OMR_TTC 0x00020000
  80. #define XGMAC_CORE_OMR_FTF 0x00100000
  81. #define XGMAC_CORE_OMR_TSF 0x00200000
  82. #define FIFO_MINUS_1K 0x0
  83. #define FIFO_MINUS_2K 0x1
  84. #define FIFO_MINUS_3K 0x2
  85. #define FIFO_MINUS_4K 0x3
  86. #define FIFO_MINUS_6K 0x4
  87. #define FIFO_MINUS_8K 0x5
  88. #define FIFO_MINUS_12K 0x6
  89. #define FIFO_MINUS_16K 0x7
  90. #define XGMAC_CORE_FLOW_PT_SHIFT 16
  91. #define XGMAC_CORE_FLOW_PT_MASK 0xFFFF0000
  92. #define XGMAC_CORE_FLOW_PT 0x00010000
  93. #define XGMAC_CORE_FLOW_DZQP 0x00000080
  94. #define XGMAC_CORE_FLOW_PLT_SHIFT 4
  95. #define XGMAC_CORE_FLOW_PLT_MASK 0x00000030
  96. #define XGMAC_CORE_FLOW_PLT 0x00000010
  97. #define XGMAC_CORE_FLOW_UP 0x00000008
  98. #define XGMAC_CORE_FLOW_RFE 0x00000004
  99. #define XGMAC_CORE_FLOW_TFE 0x00000002
  100. #define XGMAC_CORE_FLOW_FCB 0x00000001
  101. /* XGMAC Descriptor Defines */
  102. #define MAX_DESC_BUF_SZ (0x2000 - 8)
  103. #define RXDESC_EXT_STATUS 0x00000001
  104. #define RXDESC_CRC_ERR 0x00000002
  105. #define RXDESC_RX_ERR 0x00000008
  106. #define RXDESC_RX_WDOG 0x00000010
  107. #define RXDESC_FRAME_TYPE 0x00000020
  108. #define RXDESC_GIANT_FRAME 0x00000080
  109. #define RXDESC_LAST_SEG 0x00000100
  110. #define RXDESC_FIRST_SEG 0x00000200
  111. #define RXDESC_VLAN_FRAME 0x00000400
  112. #define RXDESC_OVERFLOW_ERR 0x00000800
  113. #define RXDESC_LENGTH_ERR 0x00001000
  114. #define RXDESC_SA_FILTER_FAIL 0x00002000
  115. #define RXDESC_DESCRIPTOR_ERR 0x00004000
  116. #define RXDESC_ERROR_SUMMARY 0x00008000
  117. #define RXDESC_FRAME_LEN_OFFSET 16
  118. #define RXDESC_FRAME_LEN_MASK 0x3fff0000
  119. #define RXDESC_DA_FILTER_FAIL 0x40000000
  120. #define RXDESC1_END_RING 0x00008000
  121. #define RXDESC_IP_PAYLOAD_MASK 0x00000003
  122. #define RXDESC_IP_PAYLOAD_UDP 0x00000001
  123. #define RXDESC_IP_PAYLOAD_TCP 0x00000002
  124. #define RXDESC_IP_PAYLOAD_ICMP 0x00000003
  125. #define RXDESC_IP_HEADER_ERR 0x00000008
  126. #define RXDESC_IP_PAYLOAD_ERR 0x00000010
  127. #define RXDESC_IPV4_PACKET 0x00000040
  128. #define RXDESC_IPV6_PACKET 0x00000080
  129. #define TXDESC_UNDERFLOW_ERR 0x00000001
  130. #define TXDESC_JABBER_TIMEOUT 0x00000002
  131. #define TXDESC_LOCAL_FAULT 0x00000004
  132. #define TXDESC_REMOTE_FAULT 0x00000008
  133. #define TXDESC_VLAN_FRAME 0x00000010
  134. #define TXDESC_FRAME_FLUSHED 0x00000020
  135. #define TXDESC_IP_HEADER_ERR 0x00000040
  136. #define TXDESC_PAYLOAD_CSUM_ERR 0x00000080
  137. #define TXDESC_ERROR_SUMMARY 0x00008000
  138. #define TXDESC_SA_CTRL_INSERT 0x00040000
  139. #define TXDESC_SA_CTRL_REPLACE 0x00080000
  140. #define TXDESC_2ND_ADDR_CHAINED 0x00100000
  141. #define TXDESC_END_RING 0x00200000
  142. #define TXDESC_CSUM_IP 0x00400000
  143. #define TXDESC_CSUM_IP_PAYLD 0x00800000
  144. #define TXDESC_CSUM_ALL 0x00C00000
  145. #define TXDESC_CRC_EN_REPLACE 0x01000000
  146. #define TXDESC_CRC_EN_APPEND 0x02000000
  147. #define TXDESC_DISABLE_PAD 0x04000000
  148. #define TXDESC_FIRST_SEG 0x10000000
  149. #define TXDESC_LAST_SEG 0x20000000
  150. #define TXDESC_INTERRUPT 0x40000000
  151. #define DESC_OWN 0x80000000
  152. #define DESC_BUFFER1_SZ_MASK 0x00001fff
  153. #define DESC_BUFFER2_SZ_MASK 0x1fff0000
  154. #define DESC_BUFFER2_SZ_OFFSET 16
  155. struct xgmac_regs {
  156. u32 config;
  157. u32 framefilter;
  158. u32 resv_1[4];
  159. u32 flow_control;
  160. u32 vlantag;
  161. u32 version;
  162. u32 vlaninclude;
  163. u32 resv_2[2];
  164. u32 pacestretch;
  165. u32 vlanhash;
  166. u32 resv_3;
  167. u32 intreg;
  168. struct {
  169. u32 hi; /* 0x40 */
  170. u32 lo; /* 0x44 */
  171. } macaddr[16];
  172. u32 resv_4[0xd0];
  173. u32 core_opmode; /* 0x400 */
  174. u32 resv_5[0x2bf];
  175. u32 busmode; /* 0xf00 */
  176. u32 txpoll;
  177. u32 rxpoll;
  178. u32 rxdesclist;
  179. u32 txdesclist;
  180. u32 dma_status;
  181. u32 dma_opmode;
  182. u32 intenable;
  183. u32 resv_6[2];
  184. u32 axi_mode; /* 0xf28 */
  185. };
  186. struct xgmac_dma_desc {
  187. __le32 flags;
  188. __le32 buf_size;
  189. __le32 buf1_addr; /* Buffer 1 Address Pointer */
  190. __le32 buf2_addr; /* Buffer 2 Address Pointer */
  191. __le32 ext_status;
  192. __le32 res[3];
  193. };
  194. /* XGMAC Descriptor Access Helpers */
  195. static inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
  196. {
  197. if (buf_sz > MAX_DESC_BUF_SZ)
  198. p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
  199. (buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
  200. else
  201. p->buf_size = cpu_to_le32(buf_sz);
  202. }
  203. static inline int desc_get_buf_len(struct xgmac_dma_desc *p)
  204. {
  205. u32 len = le32_to_cpu(p->buf_size);
  206. return (len & DESC_BUFFER1_SZ_MASK) +
  207. ((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
  208. }
  209. static inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
  210. int buf_sz)
  211. {
  212. struct xgmac_dma_desc *end = p + ring_size - 1;
  213. memset(p, 0, sizeof(*p) * ring_size);
  214. for (; p <= end; p++)
  215. desc_set_buf_len(p, buf_sz);
  216. end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
  217. }
  218. static inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
  219. {
  220. memset(p, 0, sizeof(*p) * ring_size);
  221. p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
  222. }
  223. static inline int desc_get_owner(struct xgmac_dma_desc *p)
  224. {
  225. return le32_to_cpu(p->flags) & DESC_OWN;
  226. }
  227. static inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
  228. {
  229. /* Clear all fields and set the owner */
  230. p->flags = cpu_to_le32(DESC_OWN);
  231. }
  232. static inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
  233. {
  234. u32 tmpflags = le32_to_cpu(p->flags);
  235. tmpflags &= TXDESC_END_RING;
  236. tmpflags |= flags | DESC_OWN;
  237. p->flags = cpu_to_le32(tmpflags);
  238. }
  239. static inline void *desc_get_buf_addr(struct xgmac_dma_desc *p)
  240. {
  241. return (void *)le32_to_cpu(p->buf1_addr);
  242. }
  243. static inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
  244. void *paddr, int len)
  245. {
  246. p->buf1_addr = cpu_to_le32(paddr);
  247. if (len > MAX_DESC_BUF_SZ)
  248. p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
  249. }
  250. static inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
  251. void *paddr, int len)
  252. {
  253. desc_set_buf_len(p, len);
  254. desc_set_buf_addr(p, paddr, len);
  255. }
  256. static inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
  257. {
  258. u32 data = le32_to_cpu(p->flags);
  259. u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
  260. if (data & RXDESC_FRAME_TYPE)
  261. len -= 4;
  262. return len;
  263. }
  264. struct calxeda_eth_dev {
  265. struct xgmac_dma_desc rx_chain[RX_NUM_DESC];
  266. struct xgmac_dma_desc tx_chain[TX_NUM_DESC];
  267. char rxbuffer[RX_BUF_SZ];
  268. u32 tx_currdesc;
  269. u32 rx_currdesc;
  270. struct eth_device *dev;
  271. } __aligned(32);
  272. /*
  273. * Initialize a descriptor ring. Calxeda XGMAC is configured to use
  274. * advanced descriptors.
  275. */
  276. static void init_rx_desc(struct calxeda_eth_dev *priv)
  277. {
  278. struct xgmac_dma_desc *rxdesc = priv->rx_chain;
  279. struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
  280. void *rxbuffer = priv->rxbuffer;
  281. int i;
  282. desc_init_rx_desc(rxdesc, RX_NUM_DESC, ETH_BUF_SZ);
  283. writel((ulong)rxdesc, &regs->rxdesclist);
  284. for (i = 0; i < RX_NUM_DESC; i++) {
  285. desc_set_buf_addr(rxdesc + i, rxbuffer + (i * ETH_BUF_SZ),
  286. ETH_BUF_SZ);
  287. desc_set_rx_owner(rxdesc + i);
  288. }
  289. }
  290. static void init_tx_desc(struct calxeda_eth_dev *priv)
  291. {
  292. struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
  293. desc_init_tx_desc(priv->tx_chain, TX_NUM_DESC);
  294. writel((ulong)priv->tx_chain, &regs->txdesclist);
  295. }
  296. static int xgmac_reset(struct eth_device *dev)
  297. {
  298. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  299. int timeout = MAC_TIMEOUT;
  300. u32 value;
  301. value = readl(&regs->config) & XGMAC_CONTROL_SPD_MASK;
  302. writel(XGMAC_DMA_BUSMODE_RESET, &regs->busmode);
  303. while ((timeout-- >= 0) &&
  304. (readl(&regs->busmode) & XGMAC_DMA_BUSMODE_RESET))
  305. udelay(1);
  306. writel(value, &regs->config);
  307. return timeout;
  308. }
  309. static void xgmac_hwmacaddr(struct eth_device *dev)
  310. {
  311. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  312. u32 macaddr[2];
  313. memcpy(macaddr, dev->enetaddr, 6);
  314. writel(macaddr[1], &regs->macaddr[0].hi);
  315. writel(macaddr[0], &regs->macaddr[0].lo);
  316. }
  317. static int xgmac_init(struct eth_device *dev, bd_t * bis)
  318. {
  319. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  320. struct calxeda_eth_dev *priv = dev->priv;
  321. int value;
  322. if (xgmac_reset(dev) < 0)
  323. return -1;
  324. /* set the hardware MAC address */
  325. xgmac_hwmacaddr(dev);
  326. /* set the AXI bus modes */
  327. value = XGMAC_DMA_BUSMODE_ATDS |
  328. (16 << XGMAC_DMA_BUSMODE_PBL_SHIFT) |
  329. XGMAC_DMA_BUSMODE_FB | XGMAC_DMA_BUSMODE_AAL;
  330. writel(value, &regs->busmode);
  331. value = XGMAC_DMA_AXIMODE_AAL | XGMAC_DMA_AXIMODE_BLEN16 |
  332. XGMAC_DMA_AXIMODE_BLEN8 | XGMAC_DMA_AXIMODE_BLEN4;
  333. writel(value, &regs->axi_mode);
  334. /* set flow control parameters and store and forward mode */
  335. value = (FIFO_MINUS_12K << XGMAC_CORE_OMR_RFD_SHIFT) |
  336. (FIFO_MINUS_4K << XGMAC_CORE_OMR_RFA_SHIFT) |
  337. XGMAC_CORE_OMR_EFC | XGMAC_CORE_OMR_TSF;
  338. writel(value, &regs->core_opmode);
  339. /* enable pause frames */
  340. value = (1024 << XGMAC_CORE_FLOW_PT_SHIFT) |
  341. (1 << XGMAC_CORE_FLOW_PLT_SHIFT) |
  342. XGMAC_CORE_FLOW_UP | XGMAC_CORE_FLOW_RFE | XGMAC_CORE_FLOW_TFE;
  343. writel(value, &regs->flow_control);
  344. /* Initialize the descriptor chains */
  345. init_rx_desc(priv);
  346. init_tx_desc(priv);
  347. /* must set to 0, or when started up will cause issues */
  348. priv->tx_currdesc = 0;
  349. priv->rx_currdesc = 0;
  350. /* set default core values */
  351. value = readl(&regs->config);
  352. value &= XGMAC_CONTROL_SPD_MASK;
  353. value |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_ACS |
  354. XGMAC_CONTROL_IPC | XGMAC_CONTROL_CAR;
  355. /* Everything is ready enable both mac and DMA */
  356. value |= RXENABLE | TXENABLE;
  357. writel(value, &regs->config);
  358. value = readl(&regs->dma_opmode);
  359. value |= RXSTART | TXSTART;
  360. writel(value, &regs->dma_opmode);
  361. return 0;
  362. }
  363. static int xgmac_tx(struct eth_device *dev, void *packet, int length)
  364. {
  365. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  366. struct calxeda_eth_dev *priv = dev->priv;
  367. u32 currdesc = priv->tx_currdesc;
  368. struct xgmac_dma_desc *txdesc = &priv->tx_chain[currdesc];
  369. int timeout;
  370. desc_set_buf_addr_and_size(txdesc, packet, length);
  371. desc_set_tx_owner(txdesc, TXDESC_FIRST_SEG |
  372. TXDESC_LAST_SEG | TXDESC_CRC_EN_APPEND);
  373. /* write poll demand */
  374. writel(1, &regs->txpoll);
  375. timeout = 1000000;
  376. while (desc_get_owner(txdesc)) {
  377. if (timeout-- < 0) {
  378. printf("xgmac: TX timeout\n");
  379. return -ETIMEDOUT;
  380. }
  381. udelay(1);
  382. }
  383. priv->tx_currdesc = (currdesc + 1) & (TX_NUM_DESC - 1);
  384. return 0;
  385. }
  386. static int xgmac_rx(struct eth_device *dev)
  387. {
  388. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  389. struct calxeda_eth_dev *priv = dev->priv;
  390. u32 currdesc = priv->rx_currdesc;
  391. struct xgmac_dma_desc *rxdesc = &priv->rx_chain[currdesc];
  392. int length = 0;
  393. /* check if the host has the desc */
  394. if (desc_get_owner(rxdesc))
  395. return -1; /* something bad happened */
  396. length = desc_get_rx_frame_len(rxdesc);
  397. net_process_received_packet(desc_get_buf_addr(rxdesc), length);
  398. /* set descriptor back to owned by XGMAC */
  399. desc_set_rx_owner(rxdesc);
  400. writel(1, &regs->rxpoll);
  401. priv->rx_currdesc = (currdesc + 1) & (RX_NUM_DESC - 1);
  402. return length;
  403. }
  404. static void xgmac_halt(struct eth_device *dev)
  405. {
  406. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  407. struct calxeda_eth_dev *priv = dev->priv;
  408. int value;
  409. /* Disable TX/RX */
  410. value = readl(&regs->config);
  411. value &= ~(RXENABLE | TXENABLE);
  412. writel(value, &regs->config);
  413. /* Disable DMA */
  414. value = readl(&regs->dma_opmode);
  415. value &= ~(RXSTART | TXSTART);
  416. writel(value, &regs->dma_opmode);
  417. /* must set to 0, or when started up will cause issues */
  418. priv->tx_currdesc = 0;
  419. priv->rx_currdesc = 0;
  420. }
  421. int calxedaxgmac_initialize(u32 id, ulong base_addr)
  422. {
  423. struct eth_device *dev;
  424. struct calxeda_eth_dev *priv;
  425. struct xgmac_regs *regs;
  426. u32 macaddr[2];
  427. regs = (struct xgmac_regs *)base_addr;
  428. /* check hardware version */
  429. if (readl(&regs->version) != 0x1012)
  430. return -1;
  431. dev = malloc(sizeof(*dev));
  432. if (!dev)
  433. return 0;
  434. memset(dev, 0, sizeof(*dev));
  435. /* Structure must be aligned, because it contains the descriptors */
  436. priv = memalign(32, sizeof(*priv));
  437. if (!priv) {
  438. free(dev);
  439. return 0;
  440. }
  441. dev->iobase = (int)base_addr;
  442. dev->priv = priv;
  443. priv->dev = dev;
  444. sprintf(dev->name, "xgmac%d", id);
  445. /* The MAC address is already configured, so read it from registers. */
  446. macaddr[1] = readl(&regs->macaddr[0].hi);
  447. macaddr[0] = readl(&regs->macaddr[0].lo);
  448. memcpy(dev->enetaddr, macaddr, 6);
  449. dev->init = xgmac_init;
  450. dev->send = xgmac_tx;
  451. dev->recv = xgmac_rx;
  452. dev->halt = xgmac_halt;
  453. eth_register(dev);
  454. return 1;
  455. }