ag7xxx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * Atheros AR71xx / AR9xxx GMAC driver
  3. *
  4. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <miiphy.h>
  12. #include <malloc.h>
  13. #include <linux/compiler.h>
  14. #include <linux/err.h>
  15. #include <linux/mii.h>
  16. #include <wait_bit.h>
  17. #include <asm/io.h>
  18. #include <mach/ath79.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. enum ag7xxx_model {
  21. AG7XXX_MODEL_AG933X,
  22. AG7XXX_MODEL_AG934X,
  23. };
  24. #define AG7XXX_ETH_CFG1 0x00
  25. #define AG7XXX_ETH_CFG1_SOFT_RST BIT(31)
  26. #define AG7XXX_ETH_CFG1_RX_RST BIT(19)
  27. #define AG7XXX_ETH_CFG1_TX_RST BIT(18)
  28. #define AG7XXX_ETH_CFG1_LOOPBACK BIT(8)
  29. #define AG7XXX_ETH_CFG1_RX_EN BIT(2)
  30. #define AG7XXX_ETH_CFG1_TX_EN BIT(0)
  31. #define AG7XXX_ETH_CFG2 0x04
  32. #define AG7XXX_ETH_CFG2_IF_1000 BIT(9)
  33. #define AG7XXX_ETH_CFG2_IF_10_100 BIT(8)
  34. #define AG7XXX_ETH_CFG2_IF_SPEED_MASK (3 << 8)
  35. #define AG7XXX_ETH_CFG2_HUGE_FRAME_EN BIT(5)
  36. #define AG7XXX_ETH_CFG2_LEN_CHECK BIT(4)
  37. #define AG7XXX_ETH_CFG2_PAD_CRC_EN BIT(2)
  38. #define AG7XXX_ETH_CFG2_FDX BIT(0)
  39. #define AG7XXX_ETH_MII_MGMT_CFG 0x20
  40. #define AG7XXX_ETH_MII_MGMT_CFG_RESET BIT(31)
  41. #define AG7XXX_ETH_MII_MGMT_CMD 0x24
  42. #define AG7XXX_ETH_MII_MGMT_CMD_READ 0x1
  43. #define AG7XXX_ETH_MII_MGMT_ADDRESS 0x28
  44. #define AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT 8
  45. #define AG7XXX_ETH_MII_MGMT_CTRL 0x2c
  46. #define AG7XXX_ETH_MII_MGMT_STATUS 0x30
  47. #define AG7XXX_ETH_MII_MGMT_IND 0x34
  48. #define AG7XXX_ETH_MII_MGMT_IND_INVALID BIT(2)
  49. #define AG7XXX_ETH_MII_MGMT_IND_BUSY BIT(0)
  50. #define AG7XXX_ETH_ADDR1 0x40
  51. #define AG7XXX_ETH_ADDR2 0x44
  52. #define AG7XXX_ETH_FIFO_CFG_0 0x48
  53. #define AG7XXX_ETH_FIFO_CFG_1 0x4c
  54. #define AG7XXX_ETH_FIFO_CFG_2 0x50
  55. #define AG7XXX_ETH_FIFO_CFG_3 0x54
  56. #define AG7XXX_ETH_FIFO_CFG_4 0x58
  57. #define AG7XXX_ETH_FIFO_CFG_5 0x5c
  58. #define AG7XXX_ETH_DMA_TX_CTRL 0x180
  59. #define AG7XXX_ETH_DMA_TX_CTRL_TXE BIT(0)
  60. #define AG7XXX_ETH_DMA_TX_DESC 0x184
  61. #define AG7XXX_ETH_DMA_TX_STATUS 0x188
  62. #define AG7XXX_ETH_DMA_RX_CTRL 0x18c
  63. #define AG7XXX_ETH_DMA_RX_CTRL_RXE BIT(0)
  64. #define AG7XXX_ETH_DMA_RX_DESC 0x190
  65. #define AG7XXX_ETH_DMA_RX_STATUS 0x194
  66. /* Custom register at 0x18070000 */
  67. #define AG7XXX_GMAC_ETH_CFG 0x00
  68. #define AG7XXX_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
  69. #define AG7XXX_ETH_CFG_SW_PHY_SWAP BIT(7)
  70. #define AG7XXX_ETH_CFG_SW_ONLY_MODE BIT(6)
  71. #define AG7XXX_ETH_CFG_GE0_ERR_EN BIT(5)
  72. #define AG7XXX_ETH_CFG_MII_GE0_SLAVE BIT(4)
  73. #define AG7XXX_ETH_CFG_MII_GE0_MASTER BIT(3)
  74. #define AG7XXX_ETH_CFG_GMII_GE0 BIT(2)
  75. #define AG7XXX_ETH_CFG_MII_GE0 BIT(1)
  76. #define AG7XXX_ETH_CFG_RGMII_GE0 BIT(0)
  77. #define CONFIG_TX_DESCR_NUM 8
  78. #define CONFIG_RX_DESCR_NUM 8
  79. #define CONFIG_ETH_BUFSIZE 2048
  80. #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
  81. #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
  82. /* DMA descriptor. */
  83. struct ag7xxx_dma_desc {
  84. u32 data_addr;
  85. #define AG7XXX_DMADESC_IS_EMPTY BIT(31)
  86. #define AG7XXX_DMADESC_FTPP_OVERRIDE_OFFSET 16
  87. #define AG7XXX_DMADESC_PKT_SIZE_OFFSET 0
  88. #define AG7XXX_DMADESC_PKT_SIZE_MASK 0xfff
  89. u32 config;
  90. u32 next_desc;
  91. u32 _pad[5];
  92. };
  93. struct ar7xxx_eth_priv {
  94. struct ag7xxx_dma_desc tx_mac_descrtable[CONFIG_TX_DESCR_NUM];
  95. struct ag7xxx_dma_desc rx_mac_descrtable[CONFIG_RX_DESCR_NUM];
  96. char txbuffs[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  97. char rxbuffs[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  98. void __iomem *regs;
  99. void __iomem *phyregs;
  100. struct eth_device *dev;
  101. struct phy_device *phydev;
  102. struct mii_dev *bus;
  103. u32 interface;
  104. u32 tx_currdescnum;
  105. u32 rx_currdescnum;
  106. enum ag7xxx_model model;
  107. };
  108. /*
  109. * Switch and MDIO access
  110. */
  111. static int ag7xxx_switch_read(struct mii_dev *bus, int addr, int reg, u16 *val)
  112. {
  113. struct ar7xxx_eth_priv *priv = bus->priv;
  114. void __iomem *regs = priv->phyregs;
  115. int ret;
  116. writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
  117. writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
  118. regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
  119. writel(AG7XXX_ETH_MII_MGMT_CMD_READ,
  120. regs + AG7XXX_ETH_MII_MGMT_CMD);
  121. ret = wait_for_bit("ag7xxx", regs + AG7XXX_ETH_MII_MGMT_IND,
  122. AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
  123. if (ret)
  124. return ret;
  125. *val = readl(regs + AG7XXX_ETH_MII_MGMT_STATUS) & 0xffff;
  126. writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
  127. return 0;
  128. }
  129. static int ag7xxx_switch_write(struct mii_dev *bus, int addr, int reg, u16 val)
  130. {
  131. struct ar7xxx_eth_priv *priv = bus->priv;
  132. void __iomem *regs = priv->phyregs;
  133. int ret;
  134. writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
  135. regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
  136. writel(val, regs + AG7XXX_ETH_MII_MGMT_CTRL);
  137. ret = wait_for_bit("ag7xxx", regs + AG7XXX_ETH_MII_MGMT_IND,
  138. AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
  139. return ret;
  140. }
  141. static int ag7xxx_switch_reg_read(struct mii_dev *bus, int reg, u32 *val)
  142. {
  143. struct ar7xxx_eth_priv *priv = bus->priv;
  144. u32 phy_addr;
  145. u32 reg_addr;
  146. u32 phy_temp;
  147. u32 reg_temp;
  148. u16 rv = 0;
  149. int ret;
  150. if (priv->model == AG7XXX_MODEL_AG933X) {
  151. phy_addr = 0x1f;
  152. reg_addr = 0x10;
  153. } else if (priv->model == AG7XXX_MODEL_AG934X) {
  154. phy_addr = 0x18;
  155. reg_addr = 0x00;
  156. } else
  157. return -EINVAL;
  158. ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
  159. if (ret)
  160. return ret;
  161. phy_temp = ((reg >> 6) & 0x7) | 0x10;
  162. reg_temp = (reg >> 1) & 0x1e;
  163. *val = 0;
  164. ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 0, &rv);
  165. if (ret < 0)
  166. return ret;
  167. *val |= rv;
  168. ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 1, &rv);
  169. if (ret < 0)
  170. return ret;
  171. *val |= (rv << 16);
  172. return 0;
  173. }
  174. static int ag7xxx_switch_reg_write(struct mii_dev *bus, int reg, u32 val)
  175. {
  176. struct ar7xxx_eth_priv *priv = bus->priv;
  177. u32 phy_addr;
  178. u32 reg_addr;
  179. u32 phy_temp;
  180. u32 reg_temp;
  181. int ret;
  182. if (priv->model == AG7XXX_MODEL_AG933X) {
  183. phy_addr = 0x1f;
  184. reg_addr = 0x10;
  185. } else if (priv->model == AG7XXX_MODEL_AG934X) {
  186. phy_addr = 0x18;
  187. reg_addr = 0x00;
  188. } else
  189. return -EINVAL;
  190. ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
  191. if (ret)
  192. return ret;
  193. phy_temp = ((reg >> 6) & 0x7) | 0x10;
  194. reg_temp = (reg >> 1) & 0x1e;
  195. /*
  196. * The switch on AR933x has some special register behavior, which
  197. * expects particular write order of their nibbles:
  198. * 0x40 ..... MSB first, LSB second
  199. * 0x50 ..... MSB first, LSB second
  200. * 0x98 ..... LSB first, MSB second
  201. * others ... don't care
  202. */
  203. if ((priv->model == AG7XXX_MODEL_AG933X) && (reg == 0x98)) {
  204. ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
  205. if (ret < 0)
  206. return ret;
  207. ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
  208. if (ret < 0)
  209. return ret;
  210. } else {
  211. ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
  212. if (ret < 0)
  213. return ret;
  214. ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
  215. if (ret < 0)
  216. return ret;
  217. }
  218. return 0;
  219. }
  220. static u16 ag7xxx_mdio_rw(struct mii_dev *bus, int addr, int reg, u32 val)
  221. {
  222. u32 data;
  223. /* Dummy read followed by PHY read/write command. */
  224. ag7xxx_switch_reg_read(bus, 0x98, &data);
  225. data = val | (reg << 16) | (addr << 21) | BIT(30) | BIT(31);
  226. ag7xxx_switch_reg_write(bus, 0x98, data);
  227. /* Wait for operation to finish */
  228. do {
  229. ag7xxx_switch_reg_read(bus, 0x98, &data);
  230. } while (data & BIT(31));
  231. return data & 0xffff;
  232. }
  233. static int ag7xxx_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  234. {
  235. return ag7xxx_mdio_rw(bus, addr, reg, BIT(27));
  236. }
  237. static int ag7xxx_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  238. u16 val)
  239. {
  240. ag7xxx_mdio_rw(bus, addr, reg, val);
  241. return 0;
  242. }
  243. /*
  244. * DMA ring handlers
  245. */
  246. static void ag7xxx_dma_clean_tx(struct udevice *dev)
  247. {
  248. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  249. struct ag7xxx_dma_desc *curr, *next;
  250. u32 start, end;
  251. int i;
  252. for (i = 0; i < CONFIG_TX_DESCR_NUM; i++) {
  253. curr = &priv->tx_mac_descrtable[i];
  254. next = &priv->tx_mac_descrtable[(i + 1) % CONFIG_TX_DESCR_NUM];
  255. curr->data_addr = virt_to_phys(&priv->txbuffs[i * CONFIG_ETH_BUFSIZE]);
  256. curr->config = AG7XXX_DMADESC_IS_EMPTY;
  257. curr->next_desc = virt_to_phys(next);
  258. }
  259. priv->tx_currdescnum = 0;
  260. /* Cache: Flush descriptors, don't care about buffers. */
  261. start = (u32)(&priv->tx_mac_descrtable[0]);
  262. end = start + sizeof(priv->tx_mac_descrtable);
  263. flush_dcache_range(start, end);
  264. }
  265. static void ag7xxx_dma_clean_rx(struct udevice *dev)
  266. {
  267. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  268. struct ag7xxx_dma_desc *curr, *next;
  269. u32 start, end;
  270. int i;
  271. for (i = 0; i < CONFIG_RX_DESCR_NUM; i++) {
  272. curr = &priv->rx_mac_descrtable[i];
  273. next = &priv->rx_mac_descrtable[(i + 1) % CONFIG_RX_DESCR_NUM];
  274. curr->data_addr = virt_to_phys(&priv->rxbuffs[i * CONFIG_ETH_BUFSIZE]);
  275. curr->config = AG7XXX_DMADESC_IS_EMPTY;
  276. curr->next_desc = virt_to_phys(next);
  277. }
  278. priv->rx_currdescnum = 0;
  279. /* Cache: Flush+Invalidate descriptors, Invalidate buffers. */
  280. start = (u32)(&priv->rx_mac_descrtable[0]);
  281. end = start + sizeof(priv->rx_mac_descrtable);
  282. flush_dcache_range(start, end);
  283. invalidate_dcache_range(start, end);
  284. start = (u32)&priv->rxbuffs;
  285. end = start + sizeof(priv->rxbuffs);
  286. invalidate_dcache_range(start, end);
  287. }
  288. /*
  289. * Ethernet I/O
  290. */
  291. static int ag7xxx_eth_send(struct udevice *dev, void *packet, int length)
  292. {
  293. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  294. struct ag7xxx_dma_desc *curr;
  295. u32 start, end;
  296. curr = &priv->tx_mac_descrtable[priv->tx_currdescnum];
  297. /* Cache: Invalidate descriptor. */
  298. start = (u32)curr;
  299. end = start + sizeof(*curr);
  300. invalidate_dcache_range(start, end);
  301. if (!(curr->config & AG7XXX_DMADESC_IS_EMPTY)) {
  302. printf("ag7xxx: Out of TX DMA descriptors!\n");
  303. return -EPERM;
  304. }
  305. /* Copy the packet into the data buffer. */
  306. memcpy(phys_to_virt(curr->data_addr), packet, length);
  307. curr->config = length & AG7XXX_DMADESC_PKT_SIZE_MASK;
  308. /* Cache: Flush descriptor, Flush buffer. */
  309. start = (u32)curr;
  310. end = start + sizeof(*curr);
  311. flush_dcache_range(start, end);
  312. start = (u32)phys_to_virt(curr->data_addr);
  313. end = start + length;
  314. flush_dcache_range(start, end);
  315. /* Load the DMA descriptor and start TX DMA. */
  316. writel(AG7XXX_ETH_DMA_TX_CTRL_TXE,
  317. priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
  318. /* Switch to next TX descriptor. */
  319. priv->tx_currdescnum = (priv->tx_currdescnum + 1) % CONFIG_TX_DESCR_NUM;
  320. return 0;
  321. }
  322. static int ag7xxx_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  323. {
  324. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  325. struct ag7xxx_dma_desc *curr;
  326. u32 start, end, length;
  327. curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
  328. /* Cache: Invalidate descriptor. */
  329. start = (u32)curr;
  330. end = start + sizeof(*curr);
  331. invalidate_dcache_range(start, end);
  332. /* No packets received. */
  333. if (curr->config & AG7XXX_DMADESC_IS_EMPTY)
  334. return -EAGAIN;
  335. length = curr->config & AG7XXX_DMADESC_PKT_SIZE_MASK;
  336. /* Cache: Invalidate buffer. */
  337. start = (u32)phys_to_virt(curr->data_addr);
  338. end = start + length;
  339. invalidate_dcache_range(start, end);
  340. /* Receive one packet and return length. */
  341. *packetp = phys_to_virt(curr->data_addr);
  342. return length;
  343. }
  344. static int ag7xxx_eth_free_pkt(struct udevice *dev, uchar *packet,
  345. int length)
  346. {
  347. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  348. struct ag7xxx_dma_desc *curr;
  349. u32 start, end;
  350. curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
  351. curr->config = AG7XXX_DMADESC_IS_EMPTY;
  352. /* Cache: Flush descriptor. */
  353. start = (u32)curr;
  354. end = start + sizeof(*curr);
  355. flush_dcache_range(start, end);
  356. /* Switch to next RX descriptor. */
  357. priv->rx_currdescnum = (priv->rx_currdescnum + 1) % CONFIG_RX_DESCR_NUM;
  358. return 0;
  359. }
  360. static int ag7xxx_eth_start(struct udevice *dev)
  361. {
  362. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  363. /* FIXME: Check if link up */
  364. /* Clear the DMA rings. */
  365. ag7xxx_dma_clean_tx(dev);
  366. ag7xxx_dma_clean_rx(dev);
  367. /* Load DMA descriptors and start the RX DMA. */
  368. writel(virt_to_phys(&priv->tx_mac_descrtable[priv->tx_currdescnum]),
  369. priv->regs + AG7XXX_ETH_DMA_TX_DESC);
  370. writel(virt_to_phys(&priv->rx_mac_descrtable[priv->rx_currdescnum]),
  371. priv->regs + AG7XXX_ETH_DMA_RX_DESC);
  372. writel(AG7XXX_ETH_DMA_RX_CTRL_RXE,
  373. priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
  374. return 0;
  375. }
  376. static void ag7xxx_eth_stop(struct udevice *dev)
  377. {
  378. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  379. /* Stop the TX DMA. */
  380. writel(0, priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
  381. wait_for_bit("ag7xxx", priv->regs + AG7XXX_ETH_DMA_TX_CTRL, ~0, 0,
  382. 1000, 0);
  383. /* Stop the RX DMA. */
  384. writel(0, priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
  385. wait_for_bit("ag7xxx", priv->regs + AG7XXX_ETH_DMA_RX_CTRL, ~0, 0,
  386. 1000, 0);
  387. }
  388. /*
  389. * Hardware setup
  390. */
  391. static int ag7xxx_eth_write_hwaddr(struct udevice *dev)
  392. {
  393. struct eth_pdata *pdata = dev_get_platdata(dev);
  394. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  395. unsigned char *mac = pdata->enetaddr;
  396. u32 macid_lo, macid_hi;
  397. macid_hi = mac[3] | (mac[2] << 8) | (mac[1] << 16) | (mac[0] << 24);
  398. macid_lo = (mac[5] << 16) | (mac[4] << 24);
  399. writel(macid_lo, priv->regs + AG7XXX_ETH_ADDR1);
  400. writel(macid_hi, priv->regs + AG7XXX_ETH_ADDR2);
  401. return 0;
  402. }
  403. static void ag7xxx_hw_setup(struct udevice *dev)
  404. {
  405. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  406. u32 speed;
  407. setbits_be32(priv->regs + AG7XXX_ETH_CFG1,
  408. AG7XXX_ETH_CFG1_RX_RST | AG7XXX_ETH_CFG1_TX_RST |
  409. AG7XXX_ETH_CFG1_SOFT_RST);
  410. mdelay(10);
  411. writel(AG7XXX_ETH_CFG1_RX_EN | AG7XXX_ETH_CFG1_TX_EN,
  412. priv->regs + AG7XXX_ETH_CFG1);
  413. if (priv->interface == PHY_INTERFACE_MODE_RMII)
  414. speed = AG7XXX_ETH_CFG2_IF_10_100;
  415. else
  416. speed = AG7XXX_ETH_CFG2_IF_1000;
  417. clrsetbits_be32(priv->regs + AG7XXX_ETH_CFG2,
  418. AG7XXX_ETH_CFG2_IF_SPEED_MASK,
  419. speed | AG7XXX_ETH_CFG2_PAD_CRC_EN |
  420. AG7XXX_ETH_CFG2_LEN_CHECK);
  421. writel(0xfff0000, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
  422. writel(0x1fff, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
  423. writel(0x1f00, priv->regs + AG7XXX_ETH_FIFO_CFG_0);
  424. setbits_be32(priv->regs + AG7XXX_ETH_FIFO_CFG_4, 0x3ffff);
  425. writel(0x10ffff, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
  426. writel(0xaaa0555, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
  427. writel(0x7eccf, priv->regs + AG7XXX_ETH_FIFO_CFG_5);
  428. writel(0x1f00140, priv->regs + AG7XXX_ETH_FIFO_CFG_3);
  429. }
  430. static int ag7xxx_mii_get_div(void)
  431. {
  432. ulong freq = get_bus_freq(0);
  433. switch (freq / 1000000) {
  434. case 150: return 0x7;
  435. case 175: return 0x5;
  436. case 200: return 0x4;
  437. case 210: return 0x9;
  438. case 220: return 0x9;
  439. default: return 0x7;
  440. }
  441. }
  442. static int ag7xxx_mii_setup(struct udevice *dev)
  443. {
  444. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  445. int i, ret, div = ag7xxx_mii_get_div();
  446. u32 reg;
  447. if (priv->model == AG7XXX_MODEL_AG933X) {
  448. /* Unit 0 is PHY-less on AR9331, see datasheet Figure 2-3 */
  449. if (priv->interface == PHY_INTERFACE_MODE_RMII)
  450. return 0;
  451. }
  452. if (priv->model == AG7XXX_MODEL_AG934X) {
  453. writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | 0x4,
  454. priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
  455. writel(0x4, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
  456. return 0;
  457. }
  458. for (i = 0; i < 10; i++) {
  459. writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | div,
  460. priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
  461. writel(div, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
  462. /* Check the switch */
  463. ret = ag7xxx_switch_reg_read(priv->bus, 0x10c, &reg);
  464. if (ret)
  465. continue;
  466. if (reg != 0x18007fff)
  467. continue;
  468. return 0;
  469. }
  470. return -EINVAL;
  471. }
  472. static int ag933x_phy_setup_wan(struct udevice *dev)
  473. {
  474. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  475. /* Configure switch port 4 (GMAC0) */
  476. return ag7xxx_mdio_write(priv->bus, 4, 0, MII_BMCR, 0x9000);
  477. }
  478. static int ag933x_phy_setup_lan(struct udevice *dev)
  479. {
  480. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  481. int i, ret;
  482. u32 reg;
  483. /* Reset the switch */
  484. ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
  485. if (ret)
  486. return ret;
  487. reg |= BIT(31);
  488. ret = ag7xxx_switch_reg_write(priv->bus, 0, reg);
  489. if (ret)
  490. return ret;
  491. do {
  492. ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
  493. if (ret)
  494. return ret;
  495. } while (reg & BIT(31));
  496. /* Configure switch ports 0...3 (GMAC1) */
  497. for (i = 0; i < 4; i++) {
  498. ret = ag7xxx_mdio_write(priv->bus, 0x4, 0, MII_BMCR, 0x9000);
  499. if (ret)
  500. return ret;
  501. }
  502. /* Enable CPU port */
  503. ret = ag7xxx_switch_reg_write(priv->bus, 0x78, BIT(8));
  504. if (ret)
  505. return ret;
  506. for (i = 0; i < 4; i++) {
  507. ret = ag7xxx_switch_reg_write(priv->bus, i * 0x100, BIT(9));
  508. if (ret)
  509. return ret;
  510. }
  511. /* QM Control */
  512. ret = ag7xxx_switch_reg_write(priv->bus, 0x38, 0xc000050e);
  513. if (ret)
  514. return ret;
  515. /* Disable Atheros header */
  516. ret = ag7xxx_switch_reg_write(priv->bus, 0x104, 0x4004);
  517. if (ret)
  518. return ret;
  519. /* Tag priority mapping */
  520. ret = ag7xxx_switch_reg_write(priv->bus, 0x70, 0xfa50);
  521. if (ret)
  522. return ret;
  523. /* Enable ARP packets to the CPU */
  524. ret = ag7xxx_switch_reg_read(priv->bus, 0x5c, &reg);
  525. if (ret)
  526. return ret;
  527. reg |= 0x100000;
  528. ret = ag7xxx_switch_reg_write(priv->bus, 0x5c, reg);
  529. if (ret)
  530. return ret;
  531. return 0;
  532. }
  533. static int ag933x_phy_setup_reset_set(struct udevice *dev, int port)
  534. {
  535. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  536. int ret;
  537. ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_ADVERTISE,
  538. ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
  539. ADVERTISE_PAUSE_ASYM);
  540. if (ret)
  541. return ret;
  542. if (priv->model == AG7XXX_MODEL_AG934X) {
  543. ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_CTRL1000,
  544. ADVERTISE_1000FULL);
  545. if (ret)
  546. return ret;
  547. }
  548. return ag7xxx_mdio_write(priv->bus, port, 0, MII_BMCR,
  549. BMCR_ANENABLE | BMCR_RESET);
  550. }
  551. static int ag933x_phy_setup_reset_fin(struct udevice *dev, int port)
  552. {
  553. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  554. int ret;
  555. do {
  556. ret = ag7xxx_mdio_read(priv->bus, port, 0, MII_BMCR);
  557. if (ret < 0)
  558. return ret;
  559. mdelay(10);
  560. } while (ret & BMCR_RESET);
  561. return 0;
  562. }
  563. static int ag933x_phy_setup_common(struct udevice *dev)
  564. {
  565. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  566. int i, ret, phymax;
  567. if (priv->model == AG7XXX_MODEL_AG933X)
  568. phymax = 4;
  569. else if (priv->model == AG7XXX_MODEL_AG934X)
  570. phymax = 5;
  571. else
  572. return -EINVAL;
  573. if (priv->interface == PHY_INTERFACE_MODE_RMII) {
  574. ret = ag933x_phy_setup_reset_set(dev, phymax);
  575. if (ret)
  576. return ret;
  577. ret = ag933x_phy_setup_reset_fin(dev, phymax);
  578. if (ret)
  579. return ret;
  580. /* Read out link status */
  581. ret = ag7xxx_mdio_read(priv->bus, phymax, 0, MII_MIPSCR);
  582. if (ret < 0)
  583. return ret;
  584. return 0;
  585. }
  586. /* Switch ports */
  587. for (i = 0; i < phymax; i++) {
  588. ret = ag933x_phy_setup_reset_set(dev, i);
  589. if (ret)
  590. return ret;
  591. }
  592. for (i = 0; i < phymax; i++) {
  593. ret = ag933x_phy_setup_reset_fin(dev, i);
  594. if (ret)
  595. return ret;
  596. }
  597. for (i = 0; i < phymax; i++) {
  598. /* Read out link status */
  599. ret = ag7xxx_mdio_read(priv->bus, i, 0, MII_MIPSCR);
  600. if (ret < 0)
  601. return ret;
  602. }
  603. return 0;
  604. }
  605. static int ag934x_phy_setup(struct udevice *dev)
  606. {
  607. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  608. int i, ret;
  609. u32 reg;
  610. ret = ag7xxx_switch_reg_write(priv->bus, 0x624, 0x7f7f7f7f);
  611. if (ret)
  612. return ret;
  613. ret = ag7xxx_switch_reg_write(priv->bus, 0x10, 0x40000000);
  614. if (ret)
  615. return ret;
  616. ret = ag7xxx_switch_reg_write(priv->bus, 0x4, 0x07600000);
  617. if (ret)
  618. return ret;
  619. ret = ag7xxx_switch_reg_write(priv->bus, 0xc, 0x01000000);
  620. if (ret)
  621. return ret;
  622. ret = ag7xxx_switch_reg_write(priv->bus, 0x7c, 0x0000007e);
  623. if (ret)
  624. return ret;
  625. /* AR8327/AR8328 v1.0 fixup */
  626. ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
  627. if (ret)
  628. return ret;
  629. if ((reg & 0xffff) == 0x1201) {
  630. for (i = 0; i < 5; i++) {
  631. ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x0);
  632. if (ret)
  633. return ret;
  634. ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x02ea);
  635. if (ret)
  636. return ret;
  637. ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x3d);
  638. if (ret)
  639. return ret;
  640. ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x68a0);
  641. if (ret)
  642. return ret;
  643. }
  644. }
  645. ret = ag7xxx_switch_reg_read(priv->bus, 0x66c, &reg);
  646. if (ret)
  647. return ret;
  648. reg &= ~0x70000;
  649. ret = ag7xxx_switch_reg_write(priv->bus, 0x66c, reg);
  650. if (ret)
  651. return ret;
  652. return 0;
  653. }
  654. static int ag7xxx_mac_probe(struct udevice *dev)
  655. {
  656. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  657. int ret;
  658. ag7xxx_hw_setup(dev);
  659. ret = ag7xxx_mii_setup(dev);
  660. if (ret)
  661. return ret;
  662. ag7xxx_eth_write_hwaddr(dev);
  663. if (priv->model == AG7XXX_MODEL_AG933X) {
  664. if (priv->interface == PHY_INTERFACE_MODE_RMII)
  665. ret = ag933x_phy_setup_wan(dev);
  666. else
  667. ret = ag933x_phy_setup_lan(dev);
  668. } else if (priv->model == AG7XXX_MODEL_AG934X) {
  669. ret = ag934x_phy_setup(dev);
  670. } else {
  671. return -EINVAL;
  672. }
  673. if (ret)
  674. return ret;
  675. return ag933x_phy_setup_common(dev);
  676. }
  677. static int ag7xxx_mdio_probe(struct udevice *dev)
  678. {
  679. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  680. struct mii_dev *bus = mdio_alloc();
  681. if (!bus)
  682. return -ENOMEM;
  683. bus->read = ag7xxx_mdio_read;
  684. bus->write = ag7xxx_mdio_write;
  685. snprintf(bus->name, sizeof(bus->name), dev->name);
  686. bus->priv = (void *)priv;
  687. return mdio_register(bus);
  688. }
  689. static int ag7xxx_get_phy_iface_offset(struct udevice *dev)
  690. {
  691. int offset;
  692. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset, "phy");
  693. if (offset <= 0) {
  694. debug("%s: PHY OF node not found (ret=%i)\n", __func__, offset);
  695. return -EINVAL;
  696. }
  697. offset = fdt_parent_offset(gd->fdt_blob, offset);
  698. if (offset <= 0) {
  699. debug("%s: PHY OF node parent MDIO bus not found (ret=%i)\n",
  700. __func__, offset);
  701. return -EINVAL;
  702. }
  703. offset = fdt_parent_offset(gd->fdt_blob, offset);
  704. if (offset <= 0) {
  705. debug("%s: PHY MDIO OF node parent MAC not found (ret=%i)\n",
  706. __func__, offset);
  707. return -EINVAL;
  708. }
  709. return offset;
  710. }
  711. static int ag7xxx_eth_probe(struct udevice *dev)
  712. {
  713. struct eth_pdata *pdata = dev_get_platdata(dev);
  714. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  715. void __iomem *iobase, *phyiobase;
  716. int ret, phyreg;
  717. /* Decoding of convoluted PHY wiring on Atheros MIPS. */
  718. ret = ag7xxx_get_phy_iface_offset(dev);
  719. if (ret <= 0)
  720. return ret;
  721. phyreg = fdtdec_get_int(gd->fdt_blob, ret, "reg", -1);
  722. iobase = map_physmem(pdata->iobase, 0x200, MAP_NOCACHE);
  723. phyiobase = map_physmem(phyreg, 0x200, MAP_NOCACHE);
  724. debug("%s, iobase=%p, phyiobase=%p, priv=%p\n",
  725. __func__, iobase, phyiobase, priv);
  726. priv->regs = iobase;
  727. priv->phyregs = phyiobase;
  728. priv->interface = pdata->phy_interface;
  729. priv->model = dev_get_driver_data(dev);
  730. ret = ag7xxx_mdio_probe(dev);
  731. if (ret)
  732. return ret;
  733. priv->bus = miiphy_get_dev_by_name(dev->name);
  734. ret = ag7xxx_mac_probe(dev);
  735. debug("%s, ret=%d\n", __func__, ret);
  736. return ret;
  737. }
  738. static int ag7xxx_eth_remove(struct udevice *dev)
  739. {
  740. struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
  741. free(priv->phydev);
  742. mdio_unregister(priv->bus);
  743. mdio_free(priv->bus);
  744. return 0;
  745. }
  746. static const struct eth_ops ag7xxx_eth_ops = {
  747. .start = ag7xxx_eth_start,
  748. .send = ag7xxx_eth_send,
  749. .recv = ag7xxx_eth_recv,
  750. .free_pkt = ag7xxx_eth_free_pkt,
  751. .stop = ag7xxx_eth_stop,
  752. .write_hwaddr = ag7xxx_eth_write_hwaddr,
  753. };
  754. static int ag7xxx_eth_ofdata_to_platdata(struct udevice *dev)
  755. {
  756. struct eth_pdata *pdata = dev_get_platdata(dev);
  757. const char *phy_mode;
  758. int ret;
  759. pdata->iobase = dev_get_addr(dev);
  760. pdata->phy_interface = -1;
  761. /* Decoding of convoluted PHY wiring on Atheros MIPS. */
  762. ret = ag7xxx_get_phy_iface_offset(dev);
  763. if (ret <= 0)
  764. return ret;
  765. phy_mode = fdt_getprop(gd->fdt_blob, ret, "phy-mode", NULL);
  766. if (phy_mode)
  767. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  768. if (pdata->phy_interface == -1) {
  769. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  770. return -EINVAL;
  771. }
  772. return 0;
  773. }
  774. static const struct udevice_id ag7xxx_eth_ids[] = {
  775. { .compatible = "qca,ag933x-mac", .data = AG7XXX_MODEL_AG933X },
  776. { .compatible = "qca,ag934x-mac", .data = AG7XXX_MODEL_AG934X },
  777. { }
  778. };
  779. U_BOOT_DRIVER(eth_ag7xxx) = {
  780. .name = "eth_ag7xxx",
  781. .id = UCLASS_ETH,
  782. .of_match = ag7xxx_eth_ids,
  783. .ofdata_to_platdata = ag7xxx_eth_ofdata_to_platdata,
  784. .probe = ag7xxx_eth_probe,
  785. .remove = ag7xxx_eth_remove,
  786. .ops = &ag7xxx_eth_ops,
  787. .priv_auto_alloc_size = sizeof(struct ar7xxx_eth_priv),
  788. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  789. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  790. };