4xx_enet.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070
  1. /*
  2. * SPDX-License-Identifier: GPL-2.0 IBM-pibs
  3. */
  4. /*-----------------------------------------------------------------------------+
  5. *
  6. * File Name: enetemac.c
  7. *
  8. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  9. *
  10. * Author: Mark Wisner
  11. *
  12. * Change Activity-
  13. *
  14. * Date Description of Change BY
  15. * --------- --------------------- ---
  16. * 05-May-99 Created MKW
  17. * 27-Jun-99 Clean up JWB
  18. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  19. * 29-Jul-99 Added Full duplex support MKW
  20. * 06-Aug-99 Changed names for Mal CR reg MKW
  21. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  22. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  23. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  24. * to avoid chaining maximum sized packets. Push starting
  25. * RX descriptor address up to the next cache line boundary.
  26. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  27. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  28. * EMAC0_RXM register. JWB
  29. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  30. * - Variables are compatible with those already defined in
  31. * include/net.h
  32. * - Receive buffer descriptor ring is used to send buffers
  33. * to the user
  34. * - Info print about send/received/handled packet number if
  35. * INFO_405_ENET is set
  36. * 17-Apr-01 stefan.roese@esd-electronics.com
  37. * - MAL reset in "eth_halt" included
  38. * - Enet speed and duplex output now in one line
  39. * 08-May-01 stefan.roese@esd-electronics.com
  40. * - MAL error handling added (eth_init called again)
  41. * 13-Nov-01 stefan.roese@esd-electronics.com
  42. * - Set IST bit in EMAC0_MR1 reg upon 100MBit or full duplex
  43. * 04-Jan-02 stefan.roese@esd-electronics.com
  44. * - Wait for PHY auto negotiation to complete added
  45. * 06-Feb-02 stefan.roese@esd-electronics.com
  46. * - Bug fixed in waiting for auto negotiation to complete
  47. * 26-Feb-02 stefan.roese@esd-electronics.com
  48. * - rx and tx buffer descriptors now allocated (no fixed address
  49. * used anymore)
  50. * 17-Jun-02 stefan.roese@esd-electronics.com
  51. * - MAL error debug printf 'M' removed (rx de interrupt may
  52. * occur upon many incoming packets with only 4 rx buffers).
  53. *-----------------------------------------------------------------------------*
  54. * 17-Nov-03 travis.sawyer@sandburst.com
  55. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  56. * in the 440GX. This port should work with the 440GP
  57. * (2 EMACs) also
  58. * 15-Aug-05 sr@denx.de
  59. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  60. now handling all 4xx cpu's.
  61. *-----------------------------------------------------------------------------*/
  62. #include <config.h>
  63. #include <common.h>
  64. #include <net.h>
  65. #include <asm/processor.h>
  66. #include <asm/io.h>
  67. #include <asm/cache.h>
  68. #include <asm/mmu.h>
  69. #include <commproc.h>
  70. #include <asm/ppc4xx.h>
  71. #include <asm/ppc4xx-emac.h>
  72. #include <asm/ppc4xx-mal.h>
  73. #include <miiphy.h>
  74. #include <malloc.h>
  75. #include <linux/compiler.h>
  76. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  77. #error "CONFIG_MII has to be defined!"
  78. #endif
  79. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  80. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  81. /* Ethernet Transmit and Receive Buffers */
  82. /* AS.HARNOIS
  83. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  84. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  85. */
  86. #define ENET_MAX_MTU PKTSIZE
  87. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  88. /*-----------------------------------------------------------------------------+
  89. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  90. * Interrupt Controller).
  91. *-----------------------------------------------------------------------------*/
  92. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  93. #if defined(CONFIG_HAS_ETH3)
  94. #if !defined(CONFIG_440GX)
  95. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  96. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  97. #else
  98. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  99. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  100. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  101. #endif /* !defined(CONFIG_440GX) */
  102. #elif defined(CONFIG_HAS_ETH2)
  103. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  104. UIC_MASK(ETH_IRQ_NUM(2)))
  105. #elif defined(CONFIG_HAS_ETH1)
  106. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  107. #else
  108. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  109. #endif
  110. /*
  111. * Define a default version for UIC_ETHxB for non 440GX so that we can
  112. * use common code for all 4xx variants
  113. */
  114. #if !defined(UIC_ETHxB)
  115. #define UIC_ETHxB 0
  116. #endif
  117. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  118. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  119. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  120. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  121. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  122. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  123. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  124. /*
  125. * We have 3 different interrupt types:
  126. * - MAL interrupts indicating successful transfer
  127. * - MAL error interrupts indicating MAL related errors
  128. * - EMAC interrupts indicating EMAC related errors
  129. *
  130. * All those interrupts can be on different UIC's, but since
  131. * now at least all interrupts from one type are on the same
  132. * UIC. Only exception is 440GX where the EMAC interrupts are
  133. * spread over two UIC's!
  134. */
  135. #if defined(CONFIG_440GX)
  136. #define UIC_BASE_MAL UIC1_DCR_BASE
  137. #define UIC_BASE_MAL_ERR UIC2_DCR_BASE
  138. #define UIC_BASE_EMAC UIC2_DCR_BASE
  139. #define UIC_BASE_EMAC_B UIC3_DCR_BASE
  140. #else
  141. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  142. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  143. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  144. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  145. #endif
  146. #undef INFO_4XX_ENET
  147. #define BI_PHYMODE_NONE 0
  148. #define BI_PHYMODE_ZMII 1
  149. #define BI_PHYMODE_RGMII 2
  150. #define BI_PHYMODE_GMII 3
  151. #define BI_PHYMODE_RTBI 4
  152. #define BI_PHYMODE_TBI 5
  153. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  154. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  155. defined(CONFIG_405EX)
  156. #define BI_PHYMODE_SMII 6
  157. #define BI_PHYMODE_MII 7
  158. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  159. #define BI_PHYMODE_RMII 8
  160. #endif
  161. #endif
  162. #define BI_PHYMODE_SGMII 9
  163. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  164. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  165. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  166. defined(CONFIG_405EX)
  167. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  168. #endif
  169. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  170. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  171. #endif
  172. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  173. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  174. #else
  175. #define MAL_RX_CHAN_MUL 1
  176. #endif
  177. /*--------------------------------------------------------------------+
  178. * Fixed PHY (PHY-less) support for Ethernet Ports.
  179. *--------------------------------------------------------------------*/
  180. /*
  181. * Some boards do not have a PHY for each ethernet port. These ports
  182. * are known as Fixed PHY (or PHY-less) ports. For such ports, set
  183. * the appropriate CONFIG_PHY_ADDR equal to CONFIG_FIXED_PHY and
  184. * then define CONFIG_SYS_FIXED_PHY_PORTS to define what the speed and
  185. * duplex should be for these ports in the board configuration
  186. * file.
  187. *
  188. * For Example:
  189. * #define CONFIG_FIXED_PHY 0xFFFFFFFF
  190. *
  191. * #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  192. * #define CONFIG_PHY1_ADDR 1
  193. * #define CONFIG_PHY2_ADDR CONFIG_FIXED_PHY
  194. * #define CONFIG_PHY3_ADDR 3
  195. *
  196. * #define CONFIG_SYS_FIXED_PHY_PORT(devnum,speed,duplex) \
  197. * {devnum, speed, duplex},
  198. *
  199. * #define CONFIG_SYS_FIXED_PHY_PORTS \
  200. * CONFIG_SYS_FIXED_PHY_PORT(0,1000,FULL) \
  201. * CONFIG_SYS_FIXED_PHY_PORT(2,100,HALF)
  202. */
  203. #ifndef CONFIG_FIXED_PHY
  204. #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
  205. #endif
  206. #ifndef CONFIG_SYS_FIXED_PHY_PORTS
  207. #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
  208. #endif
  209. struct fixed_phy_port {
  210. unsigned int devnum; /* ethernet port */
  211. unsigned int speed; /* specified speed 10,100 or 1000 */
  212. unsigned int duplex; /* specified duplex FULL or HALF */
  213. };
  214. static const struct fixed_phy_port fixed_phy_port[] = {
  215. CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
  216. };
  217. /*-----------------------------------------------------------------------------+
  218. * Global variables. TX and RX descriptors and buffers.
  219. *-----------------------------------------------------------------------------*/
  220. /*
  221. * Get count of EMAC devices (doesn't have to be the max. possible number
  222. * supported by the cpu)
  223. *
  224. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  225. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  226. * 405EX/405EXr eval board, using the same binary.
  227. */
  228. #if defined(CONFIG_BOARD_EMAC_COUNT)
  229. #define LAST_EMAC_NUM board_emac_count()
  230. #else /* CONFIG_BOARD_EMAC_COUNT */
  231. #if defined(CONFIG_HAS_ETH3)
  232. #define LAST_EMAC_NUM 4
  233. #elif defined(CONFIG_HAS_ETH2)
  234. #define LAST_EMAC_NUM 3
  235. #elif defined(CONFIG_HAS_ETH1)
  236. #define LAST_EMAC_NUM 2
  237. #else
  238. #define LAST_EMAC_NUM 1
  239. #endif
  240. #endif /* CONFIG_BOARD_EMAC_COUNT */
  241. /* normal boards start with EMAC0 */
  242. #if !defined(CONFIG_EMAC_NR_START)
  243. #define CONFIG_EMAC_NR_START 0
  244. #endif
  245. #define MAL_RX_DESC_SIZE 2048
  246. #define MAL_TX_DESC_SIZE 2048
  247. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  248. /*-----------------------------------------------------------------------------+
  249. * Prototypes and externals.
  250. *-----------------------------------------------------------------------------*/
  251. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  252. int enetInt (struct eth_device *dev);
  253. static void mal_err (struct eth_device *dev, unsigned long isr,
  254. unsigned long uic, unsigned long maldef,
  255. unsigned long mal_errr);
  256. static void emac_err (struct eth_device *dev, unsigned long isr);
  257. extern int phy_setup_aneg (char *devname, unsigned char addr);
  258. int emac4xx_miiphy_read(struct mii_dev *bus, int addr, int devad, int reg);
  259. int emac4xx_miiphy_write(struct mii_dev *bus, int addr, int devad, int reg,
  260. u16 value);
  261. int board_emac_count(void);
  262. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  263. {
  264. #if defined(CONFIG_440SPE) || \
  265. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  266. defined(CONFIG_405EX)
  267. u32 val;
  268. mfsdr(SDR0_MFR, val);
  269. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  270. mtsdr(SDR0_MFR, val);
  271. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  272. u32 val;
  273. mfsdr(SDR0_ETH_CFG, val);
  274. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  275. mtsdr(SDR0_ETH_CFG, val);
  276. #endif
  277. }
  278. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  279. {
  280. #if defined(CONFIG_440SPE) || \
  281. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  282. defined(CONFIG_405EX)
  283. u32 val;
  284. mfsdr(SDR0_MFR, val);
  285. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  286. mtsdr(SDR0_MFR, val);
  287. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  288. u32 val;
  289. mfsdr(SDR0_ETH_CFG, val);
  290. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  291. mtsdr(SDR0_ETH_CFG, val);
  292. #endif
  293. }
  294. /*-----------------------------------------------------------------------------+
  295. | ppc_4xx_eth_halt
  296. | Disable MAL channel, and EMACn
  297. +-----------------------------------------------------------------------------*/
  298. static void ppc_4xx_eth_halt (struct eth_device *dev)
  299. {
  300. EMAC_4XX_HW_PST hw_p = dev->priv;
  301. u32 val = 10000;
  302. out_be32((void *)EMAC0_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  303. /* 1st reset MAL channel */
  304. /* Note: writing a 0 to a channel has no effect */
  305. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  306. mtdcr (MAL0_TXCARR, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  307. #else
  308. mtdcr (MAL0_TXCARR, (MAL_CR_MMSR >> hw_p->devnum));
  309. #endif
  310. mtdcr (MAL0_RXCARR, (MAL_CR_MMSR >> hw_p->devnum));
  311. /* wait for reset */
  312. while (mfdcr (MAL0_RXCASR) & (MAL_CR_MMSR >> hw_p->devnum)) {
  313. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  314. val--;
  315. if (val == 0)
  316. break;
  317. }
  318. /* provide clocks for EMAC internal loopback */
  319. emac_loopback_enable(hw_p);
  320. /* EMAC RESET */
  321. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_SRST);
  322. /* remove clocks for EMAC internal loopback */
  323. emac_loopback_disable(hw_p);
  324. #ifndef CONFIG_NETCONSOLE
  325. hw_p->print_speed = 1; /* print speed message again next time */
  326. #endif
  327. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  328. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  329. mfsdr(SDR0_ETH_CFG, val);
  330. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  331. mtsdr(SDR0_ETH_CFG, val);
  332. #endif
  333. return;
  334. }
  335. #if defined (CONFIG_440GX)
  336. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  337. {
  338. unsigned long pfc1;
  339. unsigned long zmiifer;
  340. unsigned long rmiifer;
  341. mfsdr(SDR0_PFC1, pfc1);
  342. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  343. zmiifer = 0;
  344. rmiifer = 0;
  345. switch (pfc1) {
  346. case 1:
  347. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  348. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  349. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  350. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  351. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  352. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  353. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  354. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  355. break;
  356. case 2:
  357. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  358. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  359. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  360. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  361. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  362. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  363. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  364. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  365. break;
  366. case 3:
  367. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  368. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  369. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  370. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  371. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  372. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  373. break;
  374. case 4:
  375. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  376. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  377. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  378. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  379. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  380. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  381. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  382. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  383. break;
  384. case 5:
  385. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  386. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  387. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  388. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  389. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  390. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  391. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  392. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  393. break;
  394. case 6:
  395. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  396. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  397. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  398. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  399. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  400. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  401. break;
  402. case 0:
  403. default:
  404. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  405. rmiifer = 0x0;
  406. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  407. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  408. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  409. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  410. break;
  411. }
  412. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  413. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  414. out_be32((void *)ZMII0_FER, zmiifer);
  415. out_be32((void *)RGMII_FER, rmiifer);
  416. return ((int)pfc1);
  417. }
  418. #endif /* CONFIG_440_GX */
  419. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  420. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  421. {
  422. unsigned long zmiifer=0x0;
  423. unsigned long pfc1;
  424. mfsdr(SDR0_PFC1, pfc1);
  425. pfc1 &= SDR0_PFC1_SELECT_MASK;
  426. switch (pfc1) {
  427. case SDR0_PFC1_SELECT_CONFIG_2:
  428. /* 1 x GMII port */
  429. out_be32((void *)ZMII0_FER, 0x00);
  430. out_be32((void *)RGMII_FER, 0x00000037);
  431. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  432. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  433. break;
  434. case SDR0_PFC1_SELECT_CONFIG_4:
  435. /* 2 x RGMII ports */
  436. out_be32((void *)ZMII0_FER, 0x00);
  437. out_be32((void *)RGMII_FER, 0x00000055);
  438. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  439. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  440. break;
  441. case SDR0_PFC1_SELECT_CONFIG_6:
  442. /* 2 x SMII ports */
  443. out_be32((void *)ZMII0_FER,
  444. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  445. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  446. out_be32((void *)RGMII_FER, 0x00000000);
  447. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  448. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  449. break;
  450. case SDR0_PFC1_SELECT_CONFIG_1_2:
  451. /* only 1 x MII supported */
  452. out_be32((void *)ZMII0_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  453. out_be32((void *)RGMII_FER, 0x00000000);
  454. bis->bi_phymode[0] = BI_PHYMODE_MII;
  455. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  456. break;
  457. default:
  458. break;
  459. }
  460. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  461. zmiifer = in_be32((void *)ZMII0_FER);
  462. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  463. out_be32((void *)ZMII0_FER, zmiifer);
  464. return ((int)0x0);
  465. }
  466. #endif /* CONFIG_440EPX */
  467. #if defined(CONFIG_405EX)
  468. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  469. {
  470. u32 rgmiifer = 0;
  471. /*
  472. * The 405EX(r)'s RGMII bridge can operate in one of several
  473. * modes, only one of which (2 x RGMII) allows the
  474. * simultaneous use of both EMACs on the 405EX.
  475. */
  476. switch (CONFIG_EMAC_PHY_MODE) {
  477. case EMAC_PHY_MODE_NONE:
  478. /* No ports */
  479. rgmiifer |= RGMII_FER_DIS << 0;
  480. rgmiifer |= RGMII_FER_DIS << 4;
  481. out_be32((void *)RGMII_FER, rgmiifer);
  482. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  483. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  484. break;
  485. case EMAC_PHY_MODE_NONE_RGMII:
  486. /* 1 x RGMII port on channel 0 */
  487. rgmiifer |= RGMII_FER_RGMII << 0;
  488. rgmiifer |= RGMII_FER_DIS << 4;
  489. out_be32((void *)RGMII_FER, rgmiifer);
  490. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  491. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  492. break;
  493. case EMAC_PHY_MODE_RGMII_NONE:
  494. /* 1 x RGMII port on channel 1 */
  495. rgmiifer |= RGMII_FER_DIS << 0;
  496. rgmiifer |= RGMII_FER_RGMII << 4;
  497. out_be32((void *)RGMII_FER, rgmiifer);
  498. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  499. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  500. break;
  501. case EMAC_PHY_MODE_RGMII_RGMII:
  502. /* 2 x RGMII ports */
  503. rgmiifer |= RGMII_FER_RGMII << 0;
  504. rgmiifer |= RGMII_FER_RGMII << 4;
  505. out_be32((void *)RGMII_FER, rgmiifer);
  506. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  507. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  508. break;
  509. case EMAC_PHY_MODE_NONE_GMII:
  510. /* 1 x GMII port on channel 0 */
  511. rgmiifer |= RGMII_FER_GMII << 0;
  512. rgmiifer |= RGMII_FER_DIS << 4;
  513. out_be32((void *)RGMII_FER, rgmiifer);
  514. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  515. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  516. break;
  517. case EMAC_PHY_MODE_NONE_MII:
  518. /* 1 x MII port on channel 0 */
  519. rgmiifer |= RGMII_FER_MII << 0;
  520. rgmiifer |= RGMII_FER_DIS << 4;
  521. out_be32((void *)RGMII_FER, rgmiifer);
  522. bis->bi_phymode[0] = BI_PHYMODE_MII;
  523. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  524. break;
  525. case EMAC_PHY_MODE_GMII_NONE:
  526. /* 1 x GMII port on channel 1 */
  527. rgmiifer |= RGMII_FER_DIS << 0;
  528. rgmiifer |= RGMII_FER_GMII << 4;
  529. out_be32((void *)RGMII_FER, rgmiifer);
  530. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  531. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  532. break;
  533. case EMAC_PHY_MODE_MII_NONE:
  534. /* 1 x MII port on channel 1 */
  535. rgmiifer |= RGMII_FER_DIS << 0;
  536. rgmiifer |= RGMII_FER_MII << 4;
  537. out_be32((void *)RGMII_FER, rgmiifer);
  538. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  539. bis->bi_phymode[1] = BI_PHYMODE_MII;
  540. break;
  541. default:
  542. break;
  543. }
  544. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  545. rgmiifer = in_be32((void *)RGMII_FER);
  546. rgmiifer |= (1 << (19-devnum));
  547. out_be32((void *)RGMII_FER, rgmiifer);
  548. return ((int)0x0);
  549. }
  550. #endif /* CONFIG_405EX */
  551. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  552. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  553. {
  554. u32 eth_cfg;
  555. u32 zmiifer; /* ZMII0_FER reg. */
  556. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  557. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  558. int mode;
  559. zmiifer = 0;
  560. rmiifer = 0;
  561. rmiifer1 = 0;
  562. #if defined(CONFIG_460EX)
  563. mode = 9;
  564. mfsdr(SDR0_ETH_CFG, eth_cfg);
  565. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  566. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0))
  567. mode = 11; /* config SGMII */
  568. #else
  569. mode = 10;
  570. mfsdr(SDR0_ETH_CFG, eth_cfg);
  571. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  572. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0) &&
  573. ((eth_cfg & SDR0_ETH_CFG_SGMII2_ENABLE) > 0))
  574. mode = 12; /* config SGMII */
  575. #endif
  576. /* TODO:
  577. * NOTE: 460GT has 2 RGMII bridge cores:
  578. * emac0 ------ RGMII0_BASE
  579. * |
  580. * emac1 -----+
  581. *
  582. * emac2 ------ RGMII1_BASE
  583. * |
  584. * emac3 -----+
  585. *
  586. * 460EX has 1 RGMII bridge core:
  587. * and RGMII1_BASE is disabled
  588. * emac0 ------ RGMII0_BASE
  589. * |
  590. * emac1 -----+
  591. */
  592. /*
  593. * Right now only 2*RGMII is supported. Please extend when needed.
  594. * sr - 2008-02-19
  595. * Add SGMII support.
  596. * vg - 2008-07-28
  597. */
  598. switch (mode) {
  599. case 1:
  600. /* 1 MII - 460EX */
  601. /* GMC0 EMAC4_0, ZMII Bridge */
  602. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  603. bis->bi_phymode[0] = BI_PHYMODE_MII;
  604. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  605. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  606. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  607. break;
  608. case 2:
  609. /* 2 MII - 460GT */
  610. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  611. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  612. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  613. bis->bi_phymode[0] = BI_PHYMODE_MII;
  614. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  615. bis->bi_phymode[2] = BI_PHYMODE_MII;
  616. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  617. break;
  618. case 3:
  619. /* 2 RMII - 460EX */
  620. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  621. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  622. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  623. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  624. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  625. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  626. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  627. break;
  628. case 4:
  629. /* 4 RMII - 460GT */
  630. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  631. /* ZMII Bridge */
  632. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  633. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  634. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  635. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  636. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  637. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  638. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  639. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  640. break;
  641. case 5:
  642. /* 2 SMII - 460EX */
  643. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  644. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  645. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  646. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  647. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  648. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  649. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  650. break;
  651. case 6:
  652. /* 4 SMII - 460GT */
  653. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  654. /* ZMII Bridge */
  655. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  656. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  657. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  658. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  659. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  660. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  661. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  662. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  663. break;
  664. case 7:
  665. /* This is the default mode that we want for board bringup - Maple */
  666. /* 1 GMII - 460EX */
  667. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  668. rmiifer |= RGMII_FER_MDIO(0);
  669. if (devnum == 0) {
  670. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  671. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  672. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  673. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  674. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  675. } else {
  676. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  677. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  678. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  679. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  680. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  681. }
  682. break;
  683. case 8:
  684. /* 2 GMII - 460GT */
  685. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  686. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  687. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  688. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  689. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  690. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  691. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  692. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  693. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  694. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  695. break;
  696. case 9:
  697. /* 2 RGMII - 460EX */
  698. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  699. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  700. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  701. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  702. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  703. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  704. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  705. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  706. break;
  707. case 10:
  708. /* 4 RGMII - 460GT */
  709. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  710. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  711. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  712. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  713. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  714. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  715. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  716. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  717. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  718. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  719. break;
  720. case 11:
  721. /* 2 SGMII - 460EX */
  722. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  723. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  724. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  725. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  726. break;
  727. case 12:
  728. /* 3 SGMII - 460GT */
  729. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  730. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  731. bis->bi_phymode[2] = BI_PHYMODE_SGMII;
  732. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  733. break;
  734. default:
  735. break;
  736. }
  737. /* Set EMAC for MDIO */
  738. mfsdr(SDR0_ETH_CFG, eth_cfg);
  739. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  740. mtsdr(SDR0_ETH_CFG, eth_cfg);
  741. out_be32((void *)RGMII_FER, rmiifer);
  742. #if defined(CONFIG_460GT)
  743. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  744. #endif
  745. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  746. mfsdr(SDR0_ETH_CFG, eth_cfg);
  747. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  748. mtsdr(SDR0_ETH_CFG, eth_cfg);
  749. return 0;
  750. }
  751. #endif /* CONFIG_460EX || CONFIG_460GT */
  752. static inline void *malloc_aligned(u32 size, u32 align)
  753. {
  754. return (void *)(((u32)malloc(size + align) + align - 1) &
  755. ~(align - 1));
  756. }
  757. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  758. {
  759. int i;
  760. unsigned long reg = 0;
  761. unsigned long msr;
  762. unsigned long speed;
  763. unsigned long duplex;
  764. unsigned long failsafe;
  765. unsigned mode_reg;
  766. unsigned short devnum;
  767. unsigned short reg_short;
  768. #if defined(CONFIG_440GX) || \
  769. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  770. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  771. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  772. defined(CONFIG_405EX)
  773. u32 opbfreq;
  774. sys_info_t sysinfo;
  775. #if defined(CONFIG_440GX) || \
  776. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  777. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  778. defined(CONFIG_405EX)
  779. __maybe_unused int ethgroup = -1;
  780. #endif
  781. #endif
  782. u32 bd_cached;
  783. u32 bd_uncached = 0;
  784. #ifdef CONFIG_4xx_DCACHE
  785. static u32 last_used_ea = 0;
  786. #endif
  787. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  788. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  789. defined(CONFIG_405EX)
  790. int rgmii_channel;
  791. #endif
  792. EMAC_4XX_HW_PST hw_p = dev->priv;
  793. /* before doing anything, figure out if we have a MAC address */
  794. /* if not, bail */
  795. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  796. printf("ERROR: ethaddr not set!\n");
  797. return -1;
  798. }
  799. #if defined(CONFIG_440GX) || \
  800. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  801. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  802. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  803. defined(CONFIG_405EX)
  804. /* Need to get the OPB frequency so we can access the PHY */
  805. get_sys_info (&sysinfo);
  806. #endif
  807. msr = mfmsr ();
  808. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  809. devnum = hw_p->devnum;
  810. #ifdef INFO_4XX_ENET
  811. /* AS.HARNOIS
  812. * We should have :
  813. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  814. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  815. * is possible that new packets (without relationship with
  816. * current transfer) have got the time to arrived before
  817. * netloop calls eth_halt
  818. */
  819. printf ("About preceding transfer (eth%d):\n"
  820. "- Sent packet number %d\n"
  821. "- Received packet number %d\n"
  822. "- Handled packet number %d\n",
  823. hw_p->devnum,
  824. hw_p->stats.pkts_tx,
  825. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  826. hw_p->stats.pkts_tx = 0;
  827. hw_p->stats.pkts_rx = 0;
  828. hw_p->stats.pkts_handled = 0;
  829. hw_p->print_speed = 1; /* print speed message again next time */
  830. #endif
  831. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  832. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  833. hw_p->rx_slot = 0; /* MAL Receive Slot */
  834. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  835. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  836. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  837. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  838. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  839. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  840. /* set RMII mode */
  841. /* NOTE: 440GX spec states that mode is mutually exclusive */
  842. /* NOTE: Therefore, disable all other EMACS, since we handle */
  843. /* NOTE: only one emac at a time */
  844. reg = 0;
  845. out_be32((void *)ZMII0_FER, 0);
  846. udelay (100);
  847. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  848. out_be32((void *)ZMII0_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  849. #elif defined(CONFIG_440GX) || \
  850. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  851. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  852. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  853. #endif
  854. out_be32((void *)ZMII0_SSR, ZMII0_SSR_SP << ZMII0_SSR_V(devnum));
  855. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  856. #if defined(CONFIG_405EX)
  857. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  858. #endif
  859. sync();
  860. /* provide clocks for EMAC internal loopback */
  861. emac_loopback_enable(hw_p);
  862. /* EMAC RESET */
  863. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_SRST);
  864. /* remove clocks for EMAC internal loopback */
  865. emac_loopback_disable(hw_p);
  866. failsafe = 1000;
  867. while ((in_be32((void *)EMAC0_MR0 + hw_p->hw_addr) & (EMAC_MR0_SRST)) && failsafe) {
  868. udelay (1000);
  869. failsafe--;
  870. }
  871. if (failsafe <= 0)
  872. printf("\nProblem resetting EMAC!\n");
  873. #if defined(CONFIG_440GX) || \
  874. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  875. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  876. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  877. defined(CONFIG_405EX)
  878. /* Whack the M1 register */
  879. mode_reg = 0x0;
  880. mode_reg &= ~0x00000038;
  881. opbfreq = sysinfo.freqOPB / 1000000;
  882. if (opbfreq <= 50);
  883. else if (opbfreq <= 66)
  884. mode_reg |= EMAC_MR1_OBCI_66;
  885. else if (opbfreq <= 83)
  886. mode_reg |= EMAC_MR1_OBCI_83;
  887. else if (opbfreq <= 100)
  888. mode_reg |= EMAC_MR1_OBCI_100;
  889. else
  890. mode_reg |= EMAC_MR1_OBCI_GT100;
  891. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  892. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  893. #if defined(CONFIG_GPCS_PHY_ADDR) || defined(CONFIG_GPCS_PHY1_ADDR) || \
  894. defined(CONFIG_GPCS_PHY2_ADDR) || defined(CONFIG_GPCS_PHY3_ADDR)
  895. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  896. /*
  897. * In SGMII mode, GPCS access is needed for
  898. * communication with the internal SGMII SerDes.
  899. */
  900. switch (devnum) {
  901. #if defined(CONFIG_GPCS_PHY_ADDR)
  902. case 0:
  903. reg = CONFIG_GPCS_PHY_ADDR;
  904. break;
  905. #endif
  906. #if defined(CONFIG_GPCS_PHY1_ADDR)
  907. case 1:
  908. reg = CONFIG_GPCS_PHY1_ADDR;
  909. break;
  910. #endif
  911. #if defined(CONFIG_GPCS_PHY2_ADDR)
  912. case 2:
  913. reg = CONFIG_GPCS_PHY2_ADDR;
  914. break;
  915. #endif
  916. #if defined(CONFIG_GPCS_PHY3_ADDR)
  917. case 3:
  918. reg = CONFIG_GPCS_PHY3_ADDR;
  919. break;
  920. #endif
  921. }
  922. mode_reg = in_be32((void *)EMAC0_MR1 + hw_p->hw_addr);
  923. mode_reg |= EMAC_MR1_MF_1000GPCS | EMAC_MR1_IPPA_SET(reg);
  924. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  925. /* Configure GPCS interface to recommended setting for SGMII */
  926. miiphy_reset(dev->name, reg);
  927. miiphy_write(dev->name, reg, 0x04, 0x8120); /* AsymPause, FDX */
  928. miiphy_write(dev->name, reg, 0x07, 0x2801); /* msg_pg, toggle */
  929. miiphy_write(dev->name, reg, 0x00, 0x0140); /* 1Gbps, FDX */
  930. }
  931. #endif /* defined(CONFIG_GPCS_PHY_ADDR) */
  932. /* wait for PHY to complete auto negotiation */
  933. reg_short = 0;
  934. switch (devnum) {
  935. case 0:
  936. reg = CONFIG_PHY_ADDR;
  937. break;
  938. #if defined (CONFIG_PHY1_ADDR)
  939. case 1:
  940. reg = CONFIG_PHY1_ADDR;
  941. break;
  942. #endif
  943. #if defined (CONFIG_PHY2_ADDR)
  944. case 2:
  945. reg = CONFIG_PHY2_ADDR;
  946. break;
  947. #endif
  948. #if defined (CONFIG_PHY3_ADDR)
  949. case 3:
  950. reg = CONFIG_PHY3_ADDR;
  951. break;
  952. #endif
  953. default:
  954. reg = CONFIG_PHY_ADDR;
  955. break;
  956. }
  957. bis->bi_phynum[devnum] = reg;
  958. if (reg == CONFIG_FIXED_PHY)
  959. goto get_speed;
  960. #if defined(CONFIG_PHY_RESET)
  961. /*
  962. * Reset the phy, only if its the first time through
  963. * otherwise, just check the speeds & feeds
  964. */
  965. if (hw_p->first_init == 0) {
  966. #if defined(CONFIG_M88E1111_PHY)
  967. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  968. miiphy_write (dev->name, reg, 0x18, 0x4101);
  969. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  970. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  971. #if defined(CONFIG_M88E1111_DISABLE_FIBER)
  972. miiphy_read(dev->name, reg, 0x1b, &reg_short);
  973. reg_short |= 0x8000;
  974. miiphy_write(dev->name, reg, 0x1b, reg_short);
  975. #endif
  976. #endif
  977. #if defined(CONFIG_M88E1112_PHY)
  978. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  979. /*
  980. * Marvell 88E1112 PHY needs to have the SGMII MAC
  981. * interace (page 2) properly configured to
  982. * communicate with the 460EX/GT GPCS interface.
  983. */
  984. /* Set access to Page 2 */
  985. miiphy_write(dev->name, reg, 0x16, 0x0002);
  986. miiphy_write(dev->name, reg, 0x00, 0x0040); /* 1Gbps */
  987. miiphy_read(dev->name, reg, 0x1a, &reg_short);
  988. reg_short |= 0x8000; /* bypass Auto-Negotiation */
  989. miiphy_write(dev->name, reg, 0x1a, reg_short);
  990. miiphy_reset(dev->name, reg); /* reset MAC interface */
  991. /* Reset access to Page 0 */
  992. miiphy_write(dev->name, reg, 0x16, 0x0000);
  993. }
  994. #endif /* defined(CONFIG_M88E1112_PHY) */
  995. miiphy_reset (dev->name, reg);
  996. #if defined(CONFIG_440GX) || \
  997. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  998. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  999. defined(CONFIG_405EX)
  1000. #if defined(CONFIG_CIS8201_PHY)
  1001. /*
  1002. * Cicada 8201 PHY needs to have an extended register whacked
  1003. * for RGMII mode.
  1004. */
  1005. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  1006. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  1007. miiphy_write (dev->name, reg, 23, 0x1300);
  1008. #else
  1009. miiphy_write (dev->name, reg, 23, 0x1000);
  1010. #endif
  1011. /*
  1012. * Vitesse VSC8201/Cicada CIS8201 errata:
  1013. * Interoperability problem with Intel 82547EI phys
  1014. * This work around (provided by Vitesse) changes
  1015. * the default timer convergence from 8ms to 12ms
  1016. */
  1017. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1018. miiphy_write (dev->name, reg, 0x08, 0x0200);
  1019. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  1020. miiphy_write (dev->name, reg, 0x02, 0x0004);
  1021. miiphy_write (dev->name, reg, 0x01, 0x0671);
  1022. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  1023. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1024. miiphy_write (dev->name, reg, 0x08, 0x0000);
  1025. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  1026. /* end Vitesse/Cicada errata */
  1027. }
  1028. #endif /* defined(CONFIG_CIS8201_PHY) */
  1029. #if defined(CONFIG_ET1011C_PHY)
  1030. /*
  1031. * Agere ET1011c PHY needs to have an extended register whacked
  1032. * for RGMII mode.
  1033. */
  1034. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  1035. miiphy_read (dev->name, reg, 0x16, &reg_short);
  1036. reg_short &= ~(0x7);
  1037. reg_short |= 0x6; /* RGMII DLL Delay*/
  1038. miiphy_write (dev->name, reg, 0x16, reg_short);
  1039. miiphy_read (dev->name, reg, 0x17, &reg_short);
  1040. reg_short &= ~(0x40);
  1041. miiphy_write (dev->name, reg, 0x17, reg_short);
  1042. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  1043. }
  1044. #endif /* defined(CONFIG_ET1011C_PHY) */
  1045. #endif /* defined(CONFIG_440GX) ... */
  1046. /* Start/Restart autonegotiation */
  1047. phy_setup_aneg (dev->name, reg);
  1048. udelay (1000);
  1049. }
  1050. #endif /* defined(CONFIG_PHY_RESET) */
  1051. miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
  1052. /*
  1053. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  1054. */
  1055. if ((reg_short & BMSR_ANEGCAPABLE)
  1056. && !(reg_short & BMSR_ANEGCOMPLETE)) {
  1057. puts ("Waiting for PHY auto negotiation to complete");
  1058. i = 0;
  1059. while (!(reg_short & BMSR_ANEGCOMPLETE)) {
  1060. /*
  1061. * Timeout reached ?
  1062. */
  1063. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  1064. puts (" TIMEOUT !\n");
  1065. break;
  1066. }
  1067. if ((i++ % 1000) == 0) {
  1068. putc ('.');
  1069. }
  1070. udelay (1000); /* 1 ms */
  1071. miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
  1072. }
  1073. puts (" done\n");
  1074. udelay (500000); /* another 500 ms (results in faster booting) */
  1075. }
  1076. get_speed:
  1077. if (reg == CONFIG_FIXED_PHY) {
  1078. for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
  1079. if (devnum == fixed_phy_port[i].devnum) {
  1080. speed = fixed_phy_port[i].speed;
  1081. duplex = fixed_phy_port[i].duplex;
  1082. break;
  1083. }
  1084. }
  1085. if (i == ARRAY_SIZE(fixed_phy_port)) {
  1086. printf("ERROR: PHY (%s) not configured correctly!\n",
  1087. dev->name);
  1088. return -1;
  1089. }
  1090. } else {
  1091. speed = miiphy_speed(dev->name, reg);
  1092. duplex = miiphy_duplex(dev->name, reg);
  1093. }
  1094. if (hw_p->print_speed) {
  1095. hw_p->print_speed = 0;
  1096. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  1097. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  1098. hw_p->devnum);
  1099. }
  1100. #if defined(CONFIG_440) && \
  1101. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  1102. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1103. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  1104. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1105. mfsdr(SDR0_MFR, reg);
  1106. if (speed == 100) {
  1107. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  1108. } else {
  1109. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  1110. }
  1111. mtsdr(SDR0_MFR, reg);
  1112. #endif
  1113. /* Set ZMII/RGMII speed according to the phy link speed */
  1114. reg = in_be32((void *)ZMII0_SSR);
  1115. if ( (speed == 100) || (speed == 1000) )
  1116. out_be32((void *)ZMII0_SSR, reg | (ZMII0_SSR_SP << ZMII0_SSR_V (devnum)));
  1117. else
  1118. out_be32((void *)ZMII0_SSR, reg & (~(ZMII0_SSR_SP << ZMII0_SSR_V (devnum))));
  1119. if ((devnum == 2) || (devnum == 3)) {
  1120. if (speed == 1000)
  1121. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1122. else if (speed == 100)
  1123. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1124. else if (speed == 10)
  1125. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1126. else {
  1127. printf("Error in RGMII Speed\n");
  1128. return -1;
  1129. }
  1130. out_be32((void *)RGMII_SSR, reg);
  1131. }
  1132. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1133. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1134. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1135. defined(CONFIG_405EX)
  1136. if (devnum >= 2)
  1137. rgmii_channel = devnum - 2;
  1138. else
  1139. rgmii_channel = devnum;
  1140. if (speed == 1000)
  1141. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1142. else if (speed == 100)
  1143. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1144. else if (speed == 10)
  1145. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1146. else {
  1147. printf("Error in RGMII Speed\n");
  1148. return -1;
  1149. }
  1150. out_be32((void *)RGMII_SSR, reg);
  1151. #if defined(CONFIG_460GT)
  1152. if ((devnum == 2) || (devnum == 3))
  1153. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1154. #endif
  1155. #endif
  1156. /* set the Mal configuration reg */
  1157. #if defined(CONFIG_440GX) || \
  1158. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1159. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1160. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1161. defined(CONFIG_405EX)
  1162. mtdcr (MAL0_CFG, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1163. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1164. #else
  1165. mtdcr (MAL0_CFG, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1166. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1167. if (get_pvr() == PVR_440GP_RB) {
  1168. mtdcr (MAL0_CFG, mfdcr(MAL0_CFG) & ~MAL_CR_PLBB);
  1169. }
  1170. #endif
  1171. /*
  1172. * Malloc MAL buffer desciptors, make sure they are
  1173. * aligned on cache line boundary size
  1174. * (401/403/IOP480 = 16, 405 = 32)
  1175. * and doesn't cross cache block boundaries.
  1176. */
  1177. if (hw_p->first_init == 0) {
  1178. debug("*** Allocating descriptor memory ***\n");
  1179. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1180. if (!bd_cached) {
  1181. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1182. return -1;
  1183. }
  1184. #ifdef CONFIG_4xx_DCACHE
  1185. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1186. if (!last_used_ea)
  1187. #if defined(CONFIG_SYS_MEM_TOP_HIDE)
  1188. bd_uncached = bis->bi_memsize + CONFIG_SYS_MEM_TOP_HIDE;
  1189. #else
  1190. bd_uncached = bis->bi_memsize;
  1191. #endif
  1192. else
  1193. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1194. last_used_ea = bd_uncached;
  1195. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1196. TLB_WORD2_I_ENABLE);
  1197. #else
  1198. bd_uncached = bd_cached;
  1199. #endif
  1200. hw_p->tx_phys = bd_cached;
  1201. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1202. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1203. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1204. debug("hw_p->tx=%p, hw_p->rx=%p\n", hw_p->tx, hw_p->rx);
  1205. }
  1206. for (i = 0; i < NUM_TX_BUFF; i++) {
  1207. hw_p->tx[i].ctrl = 0;
  1208. hw_p->tx[i].data_len = 0;
  1209. if (hw_p->first_init == 0)
  1210. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1211. L1_CACHE_BYTES);
  1212. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1213. if ((NUM_TX_BUFF - 1) == i)
  1214. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1215. hw_p->tx_run[i] = -1;
  1216. debug("TX_BUFF %d @ 0x%08x\n", i, (u32)hw_p->tx[i].data_ptr);
  1217. }
  1218. for (i = 0; i < NUM_RX_BUFF; i++) {
  1219. hw_p->rx[i].ctrl = 0;
  1220. hw_p->rx[i].data_len = 0;
  1221. hw_p->rx[i].data_ptr = (char *)net_rx_packets[i];
  1222. if ((NUM_RX_BUFF - 1) == i)
  1223. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1224. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1225. hw_p->rx_ready[i] = -1;
  1226. debug("RX_BUFF %d @ 0x%08x\n", i, (u32)hw_p->rx[i].data_ptr);
  1227. }
  1228. reg = 0x00000000;
  1229. reg |= dev->enetaddr[0]; /* set high address */
  1230. reg = reg << 8;
  1231. reg |= dev->enetaddr[1];
  1232. out_be32((void *)EMAC0_IAH + hw_p->hw_addr, reg);
  1233. reg = 0x00000000;
  1234. reg |= dev->enetaddr[2]; /* set low address */
  1235. reg = reg << 8;
  1236. reg |= dev->enetaddr[3];
  1237. reg = reg << 8;
  1238. reg |= dev->enetaddr[4];
  1239. reg = reg << 8;
  1240. reg |= dev->enetaddr[5];
  1241. out_be32((void *)EMAC0_IAL + hw_p->hw_addr, reg);
  1242. switch (devnum) {
  1243. case 1:
  1244. /* setup MAL tx & rx channel pointers */
  1245. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1246. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1247. #else
  1248. mtdcr (MAL0_TXCTP1R, hw_p->tx_phys);
  1249. #endif
  1250. #if defined(CONFIG_440)
  1251. mtdcr (MAL0_TXBADDR, 0x0);
  1252. mtdcr (MAL0_RXBADDR, 0x0);
  1253. #endif
  1254. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1255. mtdcr (MAL0_RXCTP8R, hw_p->rx_phys);
  1256. /* set RX buffer size */
  1257. mtdcr (MAL0_RCBS8, ENET_MAX_MTU_ALIGNED / 16);
  1258. #else
  1259. mtdcr (MAL0_RXCTP1R, hw_p->rx_phys);
  1260. /* set RX buffer size */
  1261. mtdcr (MAL0_RCBS1, ENET_MAX_MTU_ALIGNED / 16);
  1262. #endif
  1263. break;
  1264. #if defined (CONFIG_440GX)
  1265. case 2:
  1266. /* setup MAL tx & rx channel pointers */
  1267. mtdcr (MAL0_TXBADDR, 0x0);
  1268. mtdcr (MAL0_RXBADDR, 0x0);
  1269. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1270. mtdcr (MAL0_RXCTP2R, hw_p->rx_phys);
  1271. /* set RX buffer size */
  1272. mtdcr (MAL0_RCBS2, ENET_MAX_MTU_ALIGNED / 16);
  1273. break;
  1274. case 3:
  1275. /* setup MAL tx & rx channel pointers */
  1276. mtdcr (MAL0_TXBADDR, 0x0);
  1277. mtdcr (MAL0_TXCTP3R, hw_p->tx_phys);
  1278. mtdcr (MAL0_RXBADDR, 0x0);
  1279. mtdcr (MAL0_RXCTP3R, hw_p->rx_phys);
  1280. /* set RX buffer size */
  1281. mtdcr (MAL0_RCBS3, ENET_MAX_MTU_ALIGNED / 16);
  1282. break;
  1283. #endif /* CONFIG_440GX */
  1284. #if defined (CONFIG_460GT)
  1285. case 2:
  1286. /* setup MAL tx & rx channel pointers */
  1287. mtdcr (MAL0_TXBADDR, 0x0);
  1288. mtdcr (MAL0_RXBADDR, 0x0);
  1289. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1290. mtdcr (MAL0_RXCTP16R, hw_p->rx_phys);
  1291. /* set RX buffer size */
  1292. mtdcr (MAL0_RCBS16, ENET_MAX_MTU_ALIGNED / 16);
  1293. break;
  1294. case 3:
  1295. /* setup MAL tx & rx channel pointers */
  1296. mtdcr (MAL0_TXBADDR, 0x0);
  1297. mtdcr (MAL0_RXBADDR, 0x0);
  1298. mtdcr (MAL0_TXCTP3R, hw_p->tx_phys);
  1299. mtdcr (MAL0_RXCTP24R, hw_p->rx_phys);
  1300. /* set RX buffer size */
  1301. mtdcr (MAL0_RCBS24, ENET_MAX_MTU_ALIGNED / 16);
  1302. break;
  1303. #endif /* CONFIG_460GT */
  1304. case 0:
  1305. default:
  1306. /* setup MAL tx & rx channel pointers */
  1307. #if defined(CONFIG_440)
  1308. mtdcr (MAL0_TXBADDR, 0x0);
  1309. mtdcr (MAL0_RXBADDR, 0x0);
  1310. #endif
  1311. mtdcr (MAL0_TXCTP0R, hw_p->tx_phys);
  1312. mtdcr (MAL0_RXCTP0R, hw_p->rx_phys);
  1313. /* set RX buffer size */
  1314. mtdcr (MAL0_RCBS0, ENET_MAX_MTU_ALIGNED / 16);
  1315. break;
  1316. }
  1317. /* Enable MAL transmit and receive channels */
  1318. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1319. mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1320. #else
  1321. mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> hw_p->devnum));
  1322. #endif
  1323. mtdcr (MAL0_RXCASR, (MAL_TXRX_CASR >> hw_p->devnum));
  1324. /* set transmit enable & receive enable */
  1325. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_TXE | EMAC_MR0_RXE);
  1326. mode_reg = in_be32((void *)EMAC0_MR1 + hw_p->hw_addr);
  1327. /* set rx-/tx-fifo size */
  1328. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1329. /* set speed */
  1330. if (speed == _1000BASET) {
  1331. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1332. unsigned long pfc1;
  1333. mfsdr (SDR0_PFC1, pfc1);
  1334. pfc1 |= SDR0_PFC1_EM_1000;
  1335. mtsdr (SDR0_PFC1, pfc1);
  1336. #endif
  1337. mode_reg = mode_reg | EMAC_MR1_MF_1000MBPS | EMAC_MR1_IST;
  1338. } else if (speed == _100BASET)
  1339. mode_reg = mode_reg | EMAC_MR1_MF_100MBPS | EMAC_MR1_IST;
  1340. else
  1341. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1342. if (duplex == FULL)
  1343. mode_reg = mode_reg | 0x80000000 | EMAC_MR1_IST;
  1344. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  1345. /* Enable broadcast and indvidual address */
  1346. /* TBS: enabling runts as some misbehaved nics will send runts */
  1347. out_be32((void *)EMAC0_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1348. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1349. /* set transmit request threshold register */
  1350. out_be32((void *)EMAC0_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1351. /* set receive low/high water mark register */
  1352. #if defined(CONFIG_440)
  1353. /* 440s has a 64 byte burst length */
  1354. out_be32((void *)EMAC0_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1355. #else
  1356. /* 405s have a 16 byte burst length */
  1357. out_be32((void *)EMAC0_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1358. #endif /* defined(CONFIG_440) */
  1359. out_be32((void *)EMAC0_TMR1 + hw_p->hw_addr, 0xf8640000);
  1360. /* Set fifo limit entry in tx mode 0 */
  1361. out_be32((void *)EMAC0_TMR0 + hw_p->hw_addr, 0x00000003);
  1362. /* Frame gap set */
  1363. out_be32((void *)EMAC0_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1364. /* Set EMAC IER */
  1365. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1366. if (speed == _100BASET)
  1367. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1368. out_be32((void *)EMAC0_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1369. out_be32((void *)EMAC0_IER + hw_p->hw_addr, hw_p->emac_ier);
  1370. if (hw_p->first_init == 0) {
  1371. /*
  1372. * Connect interrupt service routines
  1373. */
  1374. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1375. (interrupt_handler_t *) enetInt, dev);
  1376. }
  1377. mtmsr (msr); /* enable interrupts again */
  1378. hw_p->bis = bis;
  1379. hw_p->first_init = 1;
  1380. return 0;
  1381. }
  1382. static int ppc_4xx_eth_send(struct eth_device *dev, void *ptr, int len)
  1383. {
  1384. struct enet_frame *ef_ptr;
  1385. ulong time_start, time_now;
  1386. unsigned long temp_txm0;
  1387. EMAC_4XX_HW_PST hw_p = dev->priv;
  1388. ef_ptr = (struct enet_frame *) ptr;
  1389. /*-----------------------------------------------------------------------+
  1390. * Copy in our address into the frame.
  1391. *-----------------------------------------------------------------------*/
  1392. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1393. /*-----------------------------------------------------------------------+
  1394. * If frame is too long or too short, modify length.
  1395. *-----------------------------------------------------------------------*/
  1396. /* TBS: where does the fragment go???? */
  1397. if (len > ENET_MAX_MTU)
  1398. len = ENET_MAX_MTU;
  1399. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1400. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1401. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1402. /*-----------------------------------------------------------------------+
  1403. * set TX Buffer busy, and send it
  1404. *-----------------------------------------------------------------------*/
  1405. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1406. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1407. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1408. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1409. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1410. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1411. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1412. sync();
  1413. out_be32((void *)EMAC0_TMR0 + hw_p->hw_addr,
  1414. in_be32((void *)EMAC0_TMR0 + hw_p->hw_addr) | EMAC_TMR0_GNP0);
  1415. #ifdef INFO_4XX_ENET
  1416. hw_p->stats.pkts_tx++;
  1417. #endif
  1418. /*-----------------------------------------------------------------------+
  1419. * poll unitl the packet is sent and then make sure it is OK
  1420. *-----------------------------------------------------------------------*/
  1421. time_start = get_timer (0);
  1422. while (1) {
  1423. temp_txm0 = in_be32((void *)EMAC0_TMR0 + hw_p->hw_addr);
  1424. /* loop until either TINT turns on or 3 seconds elapse */
  1425. if ((temp_txm0 & EMAC_TMR0_GNP0) != 0) {
  1426. /* transmit is done, so now check for errors
  1427. * If there is an error, an interrupt should
  1428. * happen when we return
  1429. */
  1430. time_now = get_timer (0);
  1431. if ((time_now - time_start) > 3000) {
  1432. return (-1);
  1433. }
  1434. } else {
  1435. return (len);
  1436. }
  1437. }
  1438. }
  1439. int enetInt (struct eth_device *dev)
  1440. {
  1441. int serviced;
  1442. int rc = -1; /* default to not us */
  1443. u32 mal_isr;
  1444. u32 emac_isr = 0;
  1445. u32 mal_eob;
  1446. u32 uic_mal;
  1447. u32 uic_mal_err;
  1448. u32 uic_emac;
  1449. u32 uic_emac_b;
  1450. EMAC_4XX_HW_PST hw_p;
  1451. /*
  1452. * Because the mal is generic, we need to get the current
  1453. * eth device
  1454. */
  1455. dev = eth_get_dev();
  1456. hw_p = dev->priv;
  1457. /* enter loop that stays in interrupt code until nothing to service */
  1458. do {
  1459. serviced = 0;
  1460. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1461. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1462. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1463. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1464. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1465. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1466. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1467. /* not for us */
  1468. return (rc);
  1469. }
  1470. /* get and clear controller status interrupts */
  1471. /* look at MAL and EMAC error interrupts */
  1472. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1473. /* we have a MAL error interrupt */
  1474. mal_isr = mfdcr(MAL0_ESR);
  1475. mal_err(dev, mal_isr, uic_mal_err,
  1476. MAL_UIC_DEF, MAL_UIC_ERR);
  1477. /* clear MAL error interrupt status bits */
  1478. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1479. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1480. return -1;
  1481. }
  1482. /* look for EMAC errors */
  1483. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1484. emac_isr = in_be32((void *)EMAC0_ISR + hw_p->hw_addr);
  1485. emac_err(dev, emac_isr);
  1486. /* clear EMAC error interrupt status bits */
  1487. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1488. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1489. return -1;
  1490. }
  1491. /* handle MAX TX EOB interrupt from a tx */
  1492. if (uic_mal & UIC_MAL_TXEOB) {
  1493. /* clear MAL interrupt status bits */
  1494. mal_eob = mfdcr(MAL0_TXEOBISR);
  1495. mtdcr(MAL0_TXEOBISR, mal_eob);
  1496. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1497. /* indicate that we serviced an interrupt */
  1498. serviced = 1;
  1499. rc = 0;
  1500. }
  1501. /* handle MAL RX EOB interrupt from a receive */
  1502. /* check for EOB on valid channels */
  1503. if (uic_mal & UIC_MAL_RXEOB) {
  1504. mal_eob = mfdcr(MAL0_RXEOBISR);
  1505. if (mal_eob &
  1506. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1507. /* push packet to upper layer */
  1508. enet_rcv(dev, emac_isr);
  1509. /* clear MAL interrupt status bits */
  1510. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1511. /* indicate that we serviced an interrupt */
  1512. serviced = 1;
  1513. rc = 0;
  1514. }
  1515. }
  1516. #if defined(CONFIG_405EZ)
  1517. /*
  1518. * On 405EZ the RX-/TX-interrupts are coalesced into
  1519. * one IRQ bit in the UIC. We need to acknowledge the
  1520. * RX-/TX-interrupts in the SDR0_ICINTSTAT reg as well.
  1521. */
  1522. mtsdr(SDR0_ICINTSTAT,
  1523. SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1524. #endif /* defined(CONFIG_405EZ) */
  1525. } while (serviced);
  1526. return (rc);
  1527. }
  1528. /*-----------------------------------------------------------------------------+
  1529. * MAL Error Routine
  1530. *-----------------------------------------------------------------------------*/
  1531. static void mal_err (struct eth_device *dev, unsigned long isr,
  1532. unsigned long uic, unsigned long maldef,
  1533. unsigned long mal_errr)
  1534. {
  1535. mtdcr (MAL0_ESR, isr); /* clear interrupt */
  1536. /* clear DE interrupt */
  1537. mtdcr (MAL0_TXDEIR, 0xC0000000);
  1538. mtdcr (MAL0_RXDEIR, 0x80000000);
  1539. #ifdef INFO_4XX_ENET
  1540. printf("\nMAL error occurred.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx\n",
  1541. isr, uic, maldef, mal_errr);
  1542. #endif
  1543. eth_init(); /* start again... */
  1544. }
  1545. /*-----------------------------------------------------------------------------+
  1546. * EMAC Error Routine
  1547. *-----------------------------------------------------------------------------*/
  1548. static void emac_err (struct eth_device *dev, unsigned long isr)
  1549. {
  1550. EMAC_4XX_HW_PST hw_p = dev->priv;
  1551. printf ("EMAC%d error occurred.... ISR = %lx\n", hw_p->devnum, isr);
  1552. out_be32((void *)EMAC0_ISR + hw_p->hw_addr, isr);
  1553. }
  1554. /*-----------------------------------------------------------------------------+
  1555. * enet_rcv() handles the ethernet receive data
  1556. *-----------------------------------------------------------------------------*/
  1557. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1558. {
  1559. unsigned long data_len;
  1560. unsigned long rx_eob_isr;
  1561. EMAC_4XX_HW_PST hw_p = dev->priv;
  1562. int handled = 0;
  1563. int i;
  1564. int loop_count = 0;
  1565. rx_eob_isr = mfdcr (MAL0_RXEOBISR);
  1566. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1567. /* clear EOB */
  1568. mtdcr (MAL0_RXEOBISR, rx_eob_isr);
  1569. /* EMAC RX done */
  1570. while (1) { /* do all */
  1571. i = hw_p->rx_slot;
  1572. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1573. || (loop_count >= NUM_RX_BUFF))
  1574. break;
  1575. loop_count++;
  1576. handled++;
  1577. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1578. if (data_len) {
  1579. if (data_len > ENET_MAX_MTU) /* Check len */
  1580. data_len = 0;
  1581. else {
  1582. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1583. data_len = 0;
  1584. hw_p->stats.rx_err_log[hw_p->
  1585. rx_err_index]
  1586. = hw_p->rx[i].ctrl;
  1587. hw_p->rx_err_index++;
  1588. if (hw_p->rx_err_index ==
  1589. MAX_ERR_LOG)
  1590. hw_p->rx_err_index =
  1591. 0;
  1592. } /* emac_erros */
  1593. } /* data_len < max mtu */
  1594. } /* if data_len */
  1595. if (!data_len) { /* no data */
  1596. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1597. hw_p->stats.data_len_err++; /* Error at Rx */
  1598. }
  1599. /* !data_len */
  1600. /* AS.HARNOIS */
  1601. /* Check if user has already eaten buffer */
  1602. /* if not => ERROR */
  1603. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1604. if (hw_p->is_receiving)
  1605. printf ("ERROR : Receive buffers are full!\n");
  1606. break;
  1607. } else {
  1608. hw_p->stats.rx_frames++;
  1609. hw_p->stats.rx += data_len;
  1610. #ifdef INFO_4XX_ENET
  1611. hw_p->stats.pkts_rx++;
  1612. #endif
  1613. /* AS.HARNOIS
  1614. * use ring buffer
  1615. */
  1616. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1617. hw_p->rx_i_index++;
  1618. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1619. hw_p->rx_i_index = 0;
  1620. hw_p->rx_slot++;
  1621. if (NUM_RX_BUFF == hw_p->rx_slot)
  1622. hw_p->rx_slot = 0;
  1623. /* AS.HARNOIS
  1624. * free receive buffer only when
  1625. * buffer has been handled (eth_rx)
  1626. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1627. */
  1628. } /* if data_len */
  1629. } /* while */
  1630. } /* if EMACK_RXCHL */
  1631. }
  1632. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1633. {
  1634. int length;
  1635. int user_index;
  1636. unsigned long msr;
  1637. EMAC_4XX_HW_PST hw_p = dev->priv;
  1638. hw_p->is_receiving = 1; /* tell driver */
  1639. for (;;) {
  1640. /* AS.HARNOIS
  1641. * use ring buffer and
  1642. * get index from rx buffer desciptor queue
  1643. */
  1644. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1645. if (user_index == -1) {
  1646. length = -1;
  1647. break; /* nothing received - leave for() loop */
  1648. }
  1649. msr = mfmsr ();
  1650. mtmsr (msr & ~(MSR_EE));
  1651. length = hw_p->rx[user_index].data_len & 0x0fff;
  1652. /*
  1653. * Pass the packet up to the protocol layers.
  1654. * net_process_received_packet(net_rx_packets[rxIdx],
  1655. * length - 4);
  1656. * net_process_received_packet(net_rx_packets[i], length);
  1657. */
  1658. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1659. (u32)hw_p->rx[user_index].data_ptr +
  1660. length - 4);
  1661. net_process_received_packet(net_rx_packets[user_index],
  1662. length - 4);
  1663. /* Free Recv Buffer */
  1664. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1665. /* Free rx buffer descriptor queue */
  1666. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1667. hw_p->rx_u_index++;
  1668. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1669. hw_p->rx_u_index = 0;
  1670. #ifdef INFO_4XX_ENET
  1671. hw_p->stats.pkts_handled++;
  1672. #endif
  1673. mtmsr (msr); /* Enable IRQ's */
  1674. }
  1675. hw_p->is_receiving = 0; /* tell driver */
  1676. return length;
  1677. }
  1678. int ppc_4xx_eth_initialize (bd_t * bis)
  1679. {
  1680. static int virgin = 0;
  1681. struct eth_device *dev;
  1682. int eth_num = 0;
  1683. EMAC_4XX_HW_PST hw = NULL;
  1684. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1685. u32 hw_addr[4];
  1686. u32 mal_ier;
  1687. #if defined(CONFIG_440GX)
  1688. unsigned long pfc1;
  1689. mfsdr (SDR0_PFC1, pfc1);
  1690. pfc1 &= ~(0x01e00000);
  1691. pfc1 |= 0x01200000;
  1692. mtsdr (SDR0_PFC1, pfc1);
  1693. #endif
  1694. /* first clear all mac-addresses */
  1695. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1696. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1697. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1698. int ethaddr_idx = eth_num + CONFIG_EMAC_NR_START;
  1699. switch (eth_num) {
  1700. default: /* fall through */
  1701. case 0:
  1702. eth_getenv_enetaddr("ethaddr", ethaddr[ethaddr_idx]);
  1703. hw_addr[eth_num] = 0x0;
  1704. break;
  1705. #ifdef CONFIG_HAS_ETH1
  1706. case 1:
  1707. eth_getenv_enetaddr("eth1addr", ethaddr[ethaddr_idx]);
  1708. hw_addr[eth_num] = 0x100;
  1709. break;
  1710. #endif
  1711. #ifdef CONFIG_HAS_ETH2
  1712. case 2:
  1713. eth_getenv_enetaddr("eth2addr", ethaddr[ethaddr_idx]);
  1714. #if defined(CONFIG_460GT)
  1715. hw_addr[eth_num] = 0x300;
  1716. #else
  1717. hw_addr[eth_num] = 0x400;
  1718. #endif
  1719. break;
  1720. #endif
  1721. #ifdef CONFIG_HAS_ETH3
  1722. case 3:
  1723. eth_getenv_enetaddr("eth3addr", ethaddr[ethaddr_idx]);
  1724. #if defined(CONFIG_460GT)
  1725. hw_addr[eth_num] = 0x400;
  1726. #else
  1727. hw_addr[eth_num] = 0x600;
  1728. #endif
  1729. break;
  1730. #endif
  1731. }
  1732. }
  1733. /* set phy num and mode */
  1734. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1735. bis->bi_phymode[0] = 0;
  1736. #if defined(CONFIG_PHY1_ADDR)
  1737. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1738. bis->bi_phymode[1] = 0;
  1739. #endif
  1740. #if defined(CONFIG_440GX)
  1741. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1742. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1743. bis->bi_phymode[2] = 2;
  1744. bis->bi_phymode[3] = 2;
  1745. #endif
  1746. #if defined(CONFIG_440GX) || \
  1747. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1748. defined(CONFIG_405EX)
  1749. ppc_4xx_eth_setup_bridge(0, bis);
  1750. #endif
  1751. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1752. /*
  1753. * See if we can actually bring up the interface,
  1754. * otherwise, skip it
  1755. */
  1756. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1757. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1758. continue;
  1759. }
  1760. /* Allocate device structure */
  1761. dev = (struct eth_device *) malloc (sizeof (*dev));
  1762. if (dev == NULL) {
  1763. printf ("ppc_4xx_eth_initialize: "
  1764. "Cannot allocate eth_device %d\n", eth_num);
  1765. return (-1);
  1766. }
  1767. memset(dev, 0, sizeof(*dev));
  1768. /* Allocate our private use data */
  1769. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1770. if (hw == NULL) {
  1771. printf ("ppc_4xx_eth_initialize: "
  1772. "Cannot allocate private hw data for eth_device %d",
  1773. eth_num);
  1774. free (dev);
  1775. return (-1);
  1776. }
  1777. memset(hw, 0, sizeof(*hw));
  1778. hw->hw_addr = hw_addr[eth_num];
  1779. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1780. hw->devnum = eth_num;
  1781. hw->print_speed = 1;
  1782. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1783. dev->priv = (void *) hw;
  1784. dev->init = ppc_4xx_eth_init;
  1785. dev->halt = ppc_4xx_eth_halt;
  1786. dev->send = ppc_4xx_eth_send;
  1787. dev->recv = ppc_4xx_eth_rx;
  1788. eth_register(dev);
  1789. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1790. int retval;
  1791. struct mii_dev *mdiodev = mdio_alloc();
  1792. if (!mdiodev)
  1793. return -ENOMEM;
  1794. strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
  1795. mdiodev->read = emac4xx_miiphy_read;
  1796. mdiodev->write = emac4xx_miiphy_write;
  1797. retval = mdio_register(mdiodev);
  1798. if (retval < 0)
  1799. return retval;
  1800. #endif
  1801. if (0 == virgin) {
  1802. /* set the MAL IER ??? names may change with new spec ??? */
  1803. #if defined(CONFIG_440SPE) || \
  1804. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1805. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1806. defined(CONFIG_405EX)
  1807. mal_ier =
  1808. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1809. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1810. #else
  1811. mal_ier =
  1812. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1813. MAL_IER_OPBE | MAL_IER_PLBE;
  1814. #endif
  1815. mtdcr (MAL0_ESR, 0xffffffff); /* clear pending interrupts */
  1816. mtdcr (MAL0_TXDEIR, 0xffffffff); /* clear pending interrupts */
  1817. mtdcr (MAL0_RXDEIR, 0xffffffff); /* clear pending interrupts */
  1818. mtdcr (MAL0_IER, mal_ier);
  1819. /* install MAL interrupt handler */
  1820. irq_install_handler (VECNUM_MAL_SERR,
  1821. (interrupt_handler_t *) enetInt,
  1822. dev);
  1823. irq_install_handler (VECNUM_MAL_TXEOB,
  1824. (interrupt_handler_t *) enetInt,
  1825. dev);
  1826. irq_install_handler (VECNUM_MAL_RXEOB,
  1827. (interrupt_handler_t *) enetInt,
  1828. dev);
  1829. irq_install_handler (VECNUM_MAL_TXDE,
  1830. (interrupt_handler_t *) enetInt,
  1831. dev);
  1832. irq_install_handler (VECNUM_MAL_RXDE,
  1833. (interrupt_handler_t *) enetInt,
  1834. dev);
  1835. virgin = 1;
  1836. }
  1837. } /* end for each supported device */
  1838. return 0;
  1839. }