pic32_flash.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (C) 2015
  3. * Cristian Birsan <cristian.birsan@microchip.com>
  4. * Purna Chandra Mandal <purna.mandal@microchip.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <fdt_support.h>
  11. #include <flash.h>
  12. #include <mach/pic32.h>
  13. #include <wait_bit.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /* NVM Controller registers */
  16. struct pic32_reg_nvm {
  17. struct pic32_reg_atomic ctrl;
  18. struct pic32_reg_atomic key;
  19. struct pic32_reg_atomic addr;
  20. struct pic32_reg_atomic data;
  21. };
  22. /* NVM operations */
  23. #define NVMOP_NOP 0
  24. #define NVMOP_WORD_WRITE 1
  25. #define NVMOP_PAGE_ERASE 4
  26. /* NVM control bits */
  27. #define NVM_WR BIT(15)
  28. #define NVM_WREN BIT(14)
  29. #define NVM_WRERR BIT(13)
  30. #define NVM_LVDERR BIT(12)
  31. /* NVM programming unlock register */
  32. #define LOCK_KEY 0x0
  33. #define UNLOCK_KEY1 0xaa996655
  34. #define UNLOCK_KEY2 0x556699aa
  35. /*
  36. * PIC32 flash banks consist of number of pages, each page
  37. * into number of rows and rows into number of words.
  38. * Here we will maintain page information instead of sector.
  39. */
  40. flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];
  41. static struct pic32_reg_nvm *nvm_regs_p;
  42. static inline void flash_initiate_operation(u32 nvmop)
  43. {
  44. /* set operation */
  45. writel(nvmop, &nvm_regs_p->ctrl.raw);
  46. /* enable flash write */
  47. writel(NVM_WREN, &nvm_regs_p->ctrl.set);
  48. /* unlock sequence */
  49. writel(LOCK_KEY, &nvm_regs_p->key.raw);
  50. writel(UNLOCK_KEY1, &nvm_regs_p->key.raw);
  51. writel(UNLOCK_KEY2, &nvm_regs_p->key.raw);
  52. /* initiate operation */
  53. writel(NVM_WR, &nvm_regs_p->ctrl.set);
  54. }
  55. static int flash_wait_till_busy(const char *func, ulong timeout)
  56. {
  57. int ret = wait_for_bit(__func__, &nvm_regs_p->ctrl.raw,
  58. NVM_WR, false, timeout, false);
  59. return ret ? ERR_TIMOUT : ERR_OK;
  60. }
  61. static inline int flash_complete_operation(void)
  62. {
  63. u32 tmp;
  64. tmp = readl(&nvm_regs_p->ctrl.raw);
  65. if (tmp & NVM_WRERR) {
  66. printf("Error in Block Erase - Lock Bit may be set!\n");
  67. flash_initiate_operation(NVMOP_NOP);
  68. return ERR_PROTECTED;
  69. }
  70. if (tmp & NVM_LVDERR) {
  71. printf("Error in Block Erase - low-vol detected!\n");
  72. flash_initiate_operation(NVMOP_NOP);
  73. return ERR_NOT_ERASED;
  74. }
  75. /* disable flash write or erase operation */
  76. writel(NVM_WREN, &nvm_regs_p->ctrl.clr);
  77. return ERR_OK;
  78. }
  79. /*
  80. * Erase flash sectors, returns:
  81. * ERR_OK - OK
  82. * ERR_INVAL - invalid sector arguments
  83. * ERR_TIMOUT - write timeout
  84. * ERR_NOT_ERASED - Flash not erased
  85. * ERR_UNKNOWN_FLASH_VENDOR - incorrect flash
  86. */
  87. int flash_erase(flash_info_t *info, int s_first, int s_last)
  88. {
  89. ulong sect_start, sect_end, flags;
  90. int prot, sect;
  91. int rc;
  92. if ((info->flash_id & FLASH_VENDMASK) != FLASH_MAN_MCHP) {
  93. printf("Can't erase unknown flash type %08lx - aborted\n",
  94. info->flash_id);
  95. return ERR_UNKNOWN_FLASH_VENDOR;
  96. }
  97. if ((s_first < 0) || (s_first > s_last)) {
  98. printf("- no sectors to erase\n");
  99. return ERR_INVAL;
  100. }
  101. prot = 0;
  102. for (sect = s_first; sect <= s_last; ++sect) {
  103. if (info->protect[sect])
  104. prot++;
  105. }
  106. if (prot)
  107. printf("- Warning: %d protected sectors will not be erased!\n",
  108. prot);
  109. else
  110. printf("\n");
  111. /* erase on unprotected sectors */
  112. for (sect = s_first; sect <= s_last; sect++) {
  113. if (info->protect[sect])
  114. continue;
  115. /* disable interrupts */
  116. flags = disable_interrupts();
  117. /* write destination page address (physical) */
  118. sect_start = CPHYSADDR(info->start[sect]);
  119. writel(sect_start, &nvm_regs_p->addr.raw);
  120. /* page erase */
  121. flash_initiate_operation(NVMOP_PAGE_ERASE);
  122. /* wait */
  123. rc = flash_wait_till_busy(__func__,
  124. CONFIG_SYS_FLASH_ERASE_TOUT);
  125. /* re-enable interrupts if necessary */
  126. if (flags)
  127. enable_interrupts();
  128. if (rc != ERR_OK)
  129. return rc;
  130. rc = flash_complete_operation();
  131. if (rc != ERR_OK)
  132. return rc;
  133. /*
  134. * flash content is updated but cache might contain stale
  135. * data, so invalidate dcache.
  136. */
  137. sect_end = info->start[sect] + info->size / info->sector_count;
  138. invalidate_dcache_range(info->start[sect], sect_end);
  139. }
  140. printf(" done\n");
  141. return ERR_OK;
  142. }
  143. int page_erase(flash_info_t *info, int sect)
  144. {
  145. return 0;
  146. }
  147. /* Write a word to flash */
  148. static int write_word(flash_info_t *info, ulong dest, ulong word)
  149. {
  150. ulong flags;
  151. int rc;
  152. /* read flash to check if it is sufficiently erased */
  153. if ((readl((void __iomem *)dest) & word) != word) {
  154. printf("Error, Flash not erased!\n");
  155. return ERR_NOT_ERASED;
  156. }
  157. /* disable interrupts */
  158. flags = disable_interrupts();
  159. /* update destination page address (physical) */
  160. writel(CPHYSADDR(dest), &nvm_regs_p->addr.raw);
  161. writel(word, &nvm_regs_p->data.raw);
  162. /* word write */
  163. flash_initiate_operation(NVMOP_WORD_WRITE);
  164. /* wait for operation to complete */
  165. rc = flash_wait_till_busy(__func__, CONFIG_SYS_FLASH_WRITE_TOUT);
  166. /* re-enable interrupts if necessary */
  167. if (flags)
  168. enable_interrupts();
  169. if (rc != ERR_OK)
  170. return rc;
  171. return flash_complete_operation();
  172. }
  173. /*
  174. * Copy memory to flash, returns:
  175. * ERR_OK - OK
  176. * ERR_TIMOUT - write timeout
  177. * ERR_NOT_ERASED - Flash not erased
  178. */
  179. int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
  180. {
  181. ulong dst, tmp_le, len = cnt;
  182. int i, l, rc;
  183. uchar *cp;
  184. /* get lower word aligned address */
  185. dst = (addr & ~3);
  186. /* handle unaligned start bytes */
  187. l = addr - dst;
  188. if (l != 0) {
  189. tmp_le = 0;
  190. for (i = 0, cp = (uchar *)dst; i < l; ++i, ++cp)
  191. tmp_le |= *cp << (i * 8);
  192. for (; (i < 4) && (cnt > 0); ++i, ++src, --cnt, ++cp)
  193. tmp_le |= *src << (i * 8);
  194. for (; (cnt == 0) && (i < 4); ++i, ++cp)
  195. tmp_le |= *cp << (i * 8);
  196. rc = write_word(info, dst, tmp_le);
  197. if (rc)
  198. goto out;
  199. dst += 4;
  200. }
  201. /* handle word aligned part */
  202. while (cnt >= 4) {
  203. tmp_le = src[0] | src[1] << 8 | src[2] << 16 | src[3] << 24;
  204. rc = write_word(info, dst, tmp_le);
  205. if (rc)
  206. goto out;
  207. src += 4;
  208. dst += 4;
  209. cnt -= 4;
  210. }
  211. if (cnt == 0) {
  212. rc = ERR_OK;
  213. goto out;
  214. }
  215. /* handle unaligned tail bytes */
  216. tmp_le = 0;
  217. for (i = 0, cp = (uchar *)dst; (i < 4) && (cnt > 0); ++i, ++cp) {
  218. tmp_le |= *src++ << (i * 8);
  219. --cnt;
  220. }
  221. for (; i < 4; ++i, ++cp)
  222. tmp_le |= *cp << (i * 8);
  223. rc = write_word(info, dst, tmp_le);
  224. out:
  225. /*
  226. * flash content updated by nvm controller but CPU cache might
  227. * have stale data, so invalidate dcache.
  228. */
  229. invalidate_dcache_range(addr, addr + len);
  230. printf(" done\n");
  231. return rc;
  232. }
  233. void flash_print_info(flash_info_t *info)
  234. {
  235. int i;
  236. if (info->flash_id == FLASH_UNKNOWN) {
  237. printf("missing or unknown FLASH type\n");
  238. return;
  239. }
  240. switch (info->flash_id & FLASH_VENDMASK) {
  241. case FLASH_MAN_MCHP:
  242. printf("Microchip Technology ");
  243. break;
  244. default:
  245. printf("Unknown Vendor ");
  246. break;
  247. }
  248. switch (info->flash_id & FLASH_TYPEMASK) {
  249. case FLASH_MCHP100T:
  250. printf("Internal (8 Mbit, 64 x 16k)\n");
  251. break;
  252. default:
  253. printf("Unknown Chip Type\n");
  254. break;
  255. }
  256. printf(" Size: %ld MB in %d Sectors\n",
  257. info->size >> 20, info->sector_count);
  258. printf(" Sector Start Addresses:");
  259. for (i = 0; i < info->sector_count; ++i) {
  260. if ((i % 5) == 0)
  261. printf("\n ");
  262. printf(" %08lX%s", info->start[i],
  263. info->protect[i] ? " (RO)" : " ");
  264. }
  265. printf("\n");
  266. }
  267. unsigned long flash_init(void)
  268. {
  269. unsigned long size = 0;
  270. struct udevice *dev;
  271. int bank;
  272. /* probe every MTD device */
  273. for (uclass_first_device(UCLASS_MTD, &dev); dev;
  274. uclass_next_device(&dev)) {
  275. /* nop */
  276. }
  277. /* calc total flash size */
  278. for (bank = 0; bank < CONFIG_SYS_MAX_FLASH_BANKS; ++bank)
  279. size += flash_info[bank].size;
  280. return size;
  281. }
  282. static void pic32_flash_bank_init(flash_info_t *info,
  283. ulong base, ulong size)
  284. {
  285. ulong sect_size;
  286. int sect;
  287. /* device & manufacturer code */
  288. info->flash_id = FLASH_MAN_MCHP | FLASH_MCHP100T;
  289. info->sector_count = CONFIG_SYS_MAX_FLASH_SECT;
  290. info->size = size;
  291. /* update sector (i.e page) info */
  292. sect_size = info->size / info->sector_count;
  293. for (sect = 0; sect < info->sector_count; sect++) {
  294. info->start[sect] = base;
  295. /* protect each sector by default */
  296. info->protect[sect] = 1;
  297. base += sect_size;
  298. }
  299. }
  300. static int pic32_flash_probe(struct udevice *dev)
  301. {
  302. void *blob = (void *)gd->fdt_blob;
  303. int node = dev->of_offset;
  304. const char *list, *end;
  305. const fdt32_t *cell;
  306. unsigned long addr, size;
  307. int parent, addrc, sizec;
  308. flash_info_t *info;
  309. int len, idx;
  310. /*
  311. * decode regs. there are multiple reg tuples, and they need to
  312. * match with reg-names.
  313. */
  314. parent = fdt_parent_offset(blob, node);
  315. of_bus_default_count_cells(blob, parent, &addrc, &sizec);
  316. list = fdt_getprop(blob, node, "reg-names", &len);
  317. if (!list)
  318. return -ENOENT;
  319. end = list + len;
  320. cell = fdt_getprop(blob, node, "reg", &len);
  321. if (!cell)
  322. return -ENOENT;
  323. for (idx = 0, info = &flash_info[0]; list < end;) {
  324. addr = fdt_translate_address((void *)blob, node, cell + idx);
  325. size = fdt_addr_to_cpu(cell[idx + addrc]);
  326. len = strlen(list);
  327. if (!strncmp(list, "nvm", len)) {
  328. /* NVM controller */
  329. nvm_regs_p = ioremap(addr, size);
  330. } else if (!strncmp(list, "bank", 4)) {
  331. /* Flash bank: use kseg0 cached address */
  332. pic32_flash_bank_init(info, CKSEG0ADDR(addr), size);
  333. info++;
  334. }
  335. idx += addrc + sizec;
  336. list += len + 1;
  337. }
  338. /* disable flash write/erase operations */
  339. writel(NVM_WREN, &nvm_regs_p->ctrl.clr);
  340. #if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE)
  341. /* monitor protection ON by default */
  342. flash_protect(FLAG_PROTECT_SET,
  343. CONFIG_SYS_MONITOR_BASE,
  344. CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
  345. &flash_info[0]);
  346. #endif
  347. #ifdef CONFIG_ENV_IS_IN_FLASH
  348. /* ENV protection ON by default */
  349. flash_protect(FLAG_PROTECT_SET,
  350. CONFIG_ENV_ADDR,
  351. CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
  352. &flash_info[0]);
  353. #endif
  354. return 0;
  355. }
  356. static const struct udevice_id pic32_flash_ids[] = {
  357. { .compatible = "microchip,pic32mzda-flash" },
  358. {}
  359. };
  360. U_BOOT_DRIVER(pic32_flash) = {
  361. .name = "pic32_flash",
  362. .id = UCLASS_MTD,
  363. .of_match = pic32_flash_ids,
  364. .probe = pic32_flash_probe,
  365. };