kmeter1_nand.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * (C) Copyright 2009
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <nand.h>
  9. #include <asm/io.h>
  10. #define CONFIG_NAND_MODE_REG (void *)(CONFIG_SYS_NAND_BASE + 0x20000)
  11. #define CONFIG_NAND_DATA_REG (void *)(CONFIG_SYS_NAND_BASE + 0x30000)
  12. #define read_mode() in_8(CONFIG_NAND_MODE_REG)
  13. #define write_mode(val) out_8(CONFIG_NAND_MODE_REG, val)
  14. #define read_data() in_8(CONFIG_NAND_DATA_REG)
  15. #define write_data(val) out_8(CONFIG_NAND_DATA_REG, val)
  16. #define KPN_RDY2 (1 << 7)
  17. #define KPN_RDY1 (1 << 6)
  18. #define KPN_WPN (1 << 4)
  19. #define KPN_CE2N (1 << 3)
  20. #define KPN_CE1N (1 << 2)
  21. #define KPN_ALE (1 << 1)
  22. #define KPN_CLE (1 << 0)
  23. #define KPN_DEFAULT_CHIP_DELAY 50
  24. static int kpn_chip_ready(void)
  25. {
  26. if (read_mode() & KPN_RDY1)
  27. return 1;
  28. return 0;
  29. }
  30. static void kpn_wait_rdy(void)
  31. {
  32. int cnt = 1000000;
  33. while (--cnt && !kpn_chip_ready())
  34. udelay(1);
  35. if (!cnt)
  36. printf ("timeout while waiting for RDY\n");
  37. }
  38. static void kpn_nand_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  39. {
  40. u8 reg_val = read_mode();
  41. if (ctrl & NAND_CTRL_CHANGE) {
  42. reg_val = reg_val & ~(KPN_ALE + KPN_CLE);
  43. if (ctrl & NAND_CLE)
  44. reg_val = reg_val | KPN_CLE;
  45. if (ctrl & NAND_ALE)
  46. reg_val = reg_val | KPN_ALE;
  47. if (ctrl & NAND_NCE)
  48. reg_val = reg_val & ~KPN_CE1N;
  49. else
  50. reg_val = reg_val | KPN_CE1N;
  51. write_mode(reg_val);
  52. }
  53. if (cmd != NAND_CMD_NONE)
  54. write_data(cmd);
  55. /* wait until flash is ready */
  56. kpn_wait_rdy();
  57. }
  58. static u_char kpn_nand_read_byte(struct mtd_info *mtd)
  59. {
  60. return read_data();
  61. }
  62. static void kpn_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
  63. {
  64. int i;
  65. for (i = 0; i < len; i++) {
  66. write_data(buf[i]);
  67. kpn_wait_rdy();
  68. }
  69. }
  70. static void kpn_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
  71. {
  72. int i;
  73. for (i = 0; i < len; i++)
  74. buf[i] = read_data();
  75. }
  76. static int kpn_nand_dev_ready(struct mtd_info *mtd)
  77. {
  78. kpn_wait_rdy();
  79. return 1;
  80. }
  81. int board_nand_init(struct nand_chip *nand)
  82. {
  83. #if defined(CONFIG_NAND_ECC_BCH)
  84. nand->ecc.mode = NAND_ECC_SOFT_BCH;
  85. #else
  86. nand->ecc.mode = NAND_ECC_SOFT;
  87. #endif
  88. /* Reference hardware control function */
  89. nand->cmd_ctrl = kpn_nand_hwcontrol;
  90. nand->read_byte = kpn_nand_read_byte;
  91. nand->write_buf = kpn_nand_write_buf;
  92. nand->read_buf = kpn_nand_read_buf;
  93. nand->dev_ready = kpn_nand_dev_ready;
  94. nand->chip_delay = KPN_DEFAULT_CHIP_DELAY;
  95. /* reset mode register */
  96. write_mode(KPN_CE1N + KPN_CE2N + KPN_WPN);
  97. return 0;
  98. }