arasan_nfc.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*
  2. * Arasan NAND Flash Controller Driver
  3. *
  4. * Copyright (C) 2014 - 2015 Xilinx, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <malloc.h>
  10. #include <asm/io.h>
  11. #include <linux/errno.h>
  12. #include <linux/mtd/mtd.h>
  13. #include <linux/mtd/nand.h>
  14. #include <linux/mtd/partitions.h>
  15. #include <linux/mtd/nand_ecc.h>
  16. #include <asm/arch/hardware.h>
  17. #include <asm/arch/sys_proto.h>
  18. #include <nand.h>
  19. struct arasan_nand_info {
  20. void __iomem *nand_base;
  21. u32 page;
  22. };
  23. struct nand_regs {
  24. u32 pkt_reg;
  25. u32 memadr_reg1;
  26. u32 memadr_reg2;
  27. u32 cmd_reg;
  28. u32 pgm_reg;
  29. u32 intsts_enr;
  30. u32 intsig_enr;
  31. u32 intsts_reg;
  32. u32 rdy_busy;
  33. u32 cms_sysadr_reg;
  34. u32 flash_sts_reg;
  35. u32 tmg_reg;
  36. u32 buf_dataport;
  37. u32 ecc_reg;
  38. u32 ecc_errcnt_reg;
  39. u32 ecc_sprcmd_reg;
  40. u32 errcnt_1bitreg;
  41. u32 errcnt_2bitreg;
  42. u32 errcnt_3bitreg;
  43. u32 errcnt_4bitreg;
  44. u32 dma_sysadr0_reg;
  45. u32 dma_bufbdry_reg;
  46. u32 cpu_rls_reg;
  47. u32 errcnt_5bitreg;
  48. u32 errcnt_6bitreg;
  49. u32 errcnt_7bitreg;
  50. u32 errcnt_8bitreg;
  51. u32 data_if_reg;
  52. };
  53. #define arasan_nand_base ((struct nand_regs __iomem *)ARASAN_NAND_BASEADDR)
  54. struct arasan_nand_command_format {
  55. u8 cmd1;
  56. u8 cmd2;
  57. u8 addr_cycles;
  58. u32 pgm;
  59. };
  60. #define ONDIE_ECC_FEATURE_ADDR 0x90
  61. #define ARASAN_PROG_RD_MASK 0x00000001
  62. #define ARASAN_PROG_BLK_ERS_MASK 0x00000004
  63. #define ARASAN_PROG_RD_ID_MASK 0x00000040
  64. #define ARASAN_PROG_RD_STS_MASK 0x00000008
  65. #define ARASAN_PROG_PG_PROG_MASK 0x00000010
  66. #define ARASAN_PROG_RD_PARAM_PG_MASK 0x00000080
  67. #define ARASAN_PROG_RST_MASK 0x00000100
  68. #define ARASAN_PROG_GET_FTRS_MASK 0x00000200
  69. #define ARASAN_PROG_SET_FTRS_MASK 0x00000400
  70. #define ARASAN_PROG_CHNG_ROWADR_END_MASK 0x00400000
  71. #define ARASAN_NAND_CMD_ECC_ON_MASK 0x80000000
  72. #define ARASAN_NAND_CMD_CMD12_MASK 0xFFFF
  73. #define ARASAN_NAND_CMD_PG_SIZE_MASK 0x3800000
  74. #define ARASAN_NAND_CMD_PG_SIZE_SHIFT 23
  75. #define ARASAN_NAND_CMD_CMD2_SHIFT 8
  76. #define ARASAN_NAND_CMD_ADDR_CYCL_MASK 0x70000000
  77. #define ARASAN_NAND_CMD_ADDR_CYCL_SHIFT 28
  78. #define ARASAN_NAND_MEM_ADDR1_PAGE_MASK 0xFFFF0000
  79. #define ARASAN_NAND_MEM_ADDR1_COL_MASK 0xFFFF
  80. #define ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT 16
  81. #define ARASAN_NAND_MEM_ADDR2_PAGE_MASK 0xFF
  82. #define ARASAN_NAND_MEM_ADDR2_CS_MASK 0xC0000000
  83. #define ARASAN_NAND_MEM_ADDR2_BCH_MASK 0xE000000
  84. #define ARASAN_NAND_MEM_ADDR2_BCH_SHIFT 25
  85. #define ARASAN_NAND_INT_STS_ERR_EN_MASK 0x10
  86. #define ARASAN_NAND_INT_STS_MUL_BIT_ERR_MASK 0x08
  87. #define ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK 0x02
  88. #define ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK 0x01
  89. #define ARASAN_NAND_INT_STS_XFR_CMPLT_MASK 0x04
  90. #define ARASAN_NAND_PKT_REG_PKT_CNT_MASK 0xFFF000
  91. #define ARASAN_NAND_PKT_REG_PKT_SIZE_MASK 0x7FF
  92. #define ARASAN_NAND_PKT_REG_PKT_CNT_SHFT 12
  93. #define ARASAN_NAND_ROW_ADDR_CYCL_MASK 0x0F
  94. #define ARASAN_NAND_COL_ADDR_CYCL_MASK 0xF0
  95. #define ARASAN_NAND_COL_ADDR_CYCL_SHIFT 4
  96. #define ARASAN_NAND_ECC_SIZE_SHIFT 16
  97. #define ARASAN_NAND_ECC_BCH_SHIFT 27
  98. #define ARASAN_NAND_PKTSIZE_1K 1024
  99. #define ARASAN_NAND_PKTSIZE_512 512
  100. #define ARASAN_NAND_POLL_TIMEOUT 1000000
  101. #define ARASAN_NAND_INVALID_ADDR_CYCL 0xFF
  102. #define ERR_ADDR_CYCLE -1
  103. #define READ_BUFF_SIZE 0x4000
  104. static struct arasan_nand_command_format *curr_cmd;
  105. enum addr_cycles {
  106. NAND_ADDR_CYCL_NONE,
  107. NAND_ADDR_CYCL_ONE,
  108. NAND_ADDR_CYCL_ROW,
  109. NAND_ADDR_CYCL_COL,
  110. NAND_ADDR_CYCL_BOTH,
  111. };
  112. static struct arasan_nand_command_format arasan_nand_commands[] = {
  113. {NAND_CMD_READ0, NAND_CMD_READSTART, NAND_ADDR_CYCL_BOTH,
  114. ARASAN_PROG_RD_MASK},
  115. {NAND_CMD_RNDOUT, NAND_CMD_RNDOUTSTART, NAND_ADDR_CYCL_COL,
  116. ARASAN_PROG_RD_MASK},
  117. {NAND_CMD_READID, NAND_CMD_NONE, NAND_ADDR_CYCL_ONE,
  118. ARASAN_PROG_RD_ID_MASK},
  119. {NAND_CMD_STATUS, NAND_CMD_NONE, NAND_ADDR_CYCL_NONE,
  120. ARASAN_PROG_RD_STS_MASK},
  121. {NAND_CMD_SEQIN, NAND_CMD_PAGEPROG, NAND_ADDR_CYCL_BOTH,
  122. ARASAN_PROG_PG_PROG_MASK},
  123. {NAND_CMD_RNDIN, NAND_CMD_NONE, NAND_ADDR_CYCL_COL,
  124. ARASAN_PROG_CHNG_ROWADR_END_MASK},
  125. {NAND_CMD_ERASE1, NAND_CMD_ERASE2, NAND_ADDR_CYCL_ROW,
  126. ARASAN_PROG_BLK_ERS_MASK},
  127. {NAND_CMD_RESET, NAND_CMD_NONE, NAND_ADDR_CYCL_NONE,
  128. ARASAN_PROG_RST_MASK},
  129. {NAND_CMD_PARAM, NAND_CMD_NONE, NAND_ADDR_CYCL_ONE,
  130. ARASAN_PROG_RD_PARAM_PG_MASK},
  131. {NAND_CMD_GET_FEATURES, NAND_CMD_NONE, NAND_ADDR_CYCL_ONE,
  132. ARASAN_PROG_GET_FTRS_MASK},
  133. {NAND_CMD_SET_FEATURES, NAND_CMD_NONE, NAND_ADDR_CYCL_ONE,
  134. ARASAN_PROG_SET_FTRS_MASK},
  135. {NAND_CMD_NONE, NAND_CMD_NONE, NAND_ADDR_CYCL_NONE, 0},
  136. };
  137. struct arasan_ecc_matrix {
  138. u32 pagesize;
  139. u32 ecc_codeword_size;
  140. u8 eccbits;
  141. u8 bch;
  142. u8 bchval;
  143. u16 eccaddr;
  144. u16 eccsize;
  145. };
  146. static const struct arasan_ecc_matrix ecc_matrix[] = {
  147. {512, 512, 1, 0, 0, 0x20D, 0x3},
  148. {512, 512, 4, 1, 3, 0x209, 0x7},
  149. {512, 512, 8, 1, 2, 0x203, 0xD},
  150. /*
  151. * 2K byte page
  152. */
  153. {2048, 512, 1, 0, 0, 0x834, 0xC},
  154. {2048, 512, 4, 1, 3, 0x826, 0x1A},
  155. {2048, 512, 8, 1, 2, 0x80c, 0x34},
  156. {2048, 512, 12, 1, 1, 0x822, 0x4E},
  157. {2048, 512, 16, 1, 0, 0x808, 0x68},
  158. {2048, 1024, 24, 1, 4, 0x81c, 0x54},
  159. /*
  160. * 4K byte page
  161. */
  162. {4096, 512, 1, 0, 0, 0x1068, 0x18},
  163. {4096, 512, 4, 1, 3, 0x104c, 0x34},
  164. {4096, 512, 8, 1, 2, 0x1018, 0x68},
  165. {4096, 512, 12, 1, 1, 0x1044, 0x9C},
  166. {4096, 512, 16, 1, 0, 0x1010, 0xD0},
  167. {4096, 1024, 24, 1, 4, 0x1038, 0xA8},
  168. /*
  169. * 8K byte page
  170. */
  171. {8192, 512, 1, 0, 0, 0x20d0, 0x30},
  172. {8192, 512, 4, 1, 3, 0x2098, 0x68},
  173. {8192, 512, 8, 1, 2, 0x2030, 0xD0},
  174. {8192, 512, 12, 1, 1, 0x2088, 0x138},
  175. {8192, 512, 16, 1, 0, 0x2020, 0x1A0},
  176. {8192, 1024, 24, 1, 4, 0x2070, 0x150},
  177. /*
  178. * 16K byte page
  179. */
  180. {16384, 512, 1, 0, 0, 0x4460, 0x60},
  181. {16384, 512, 4, 1, 3, 0x43f0, 0xD0},
  182. {16384, 512, 8, 1, 2, 0x4320, 0x1A0},
  183. {16384, 512, 12, 1, 1, 0x4250, 0x270},
  184. {16384, 512, 16, 1, 0, 0x4180, 0x340},
  185. {16384, 1024, 24, 1, 4, 0x4220, 0x2A0}
  186. };
  187. static u8 buf_data[READ_BUFF_SIZE];
  188. static u32 buf_index;
  189. static struct nand_ecclayout nand_oob;
  190. static struct nand_chip nand_chip[CONFIG_SYS_MAX_NAND_DEVICE];
  191. static void arasan_nand_select_chip(struct mtd_info *mtd, int chip)
  192. {
  193. }
  194. static void arasan_nand_enable_ecc(void)
  195. {
  196. u32 reg_val;
  197. reg_val = readl(&arasan_nand_base->cmd_reg);
  198. reg_val |= ARASAN_NAND_CMD_ECC_ON_MASK;
  199. writel(reg_val, &arasan_nand_base->cmd_reg);
  200. }
  201. static u8 arasan_nand_get_addrcycle(struct mtd_info *mtd)
  202. {
  203. u8 addrcycles;
  204. struct nand_chip *chip = mtd_to_nand(mtd);
  205. switch (curr_cmd->addr_cycles) {
  206. case NAND_ADDR_CYCL_NONE:
  207. addrcycles = 0;
  208. break;
  209. case NAND_ADDR_CYCL_ONE:
  210. addrcycles = 1;
  211. break;
  212. case NAND_ADDR_CYCL_ROW:
  213. addrcycles = chip->onfi_params.addr_cycles &
  214. ARASAN_NAND_ROW_ADDR_CYCL_MASK;
  215. break;
  216. case NAND_ADDR_CYCL_COL:
  217. addrcycles = (chip->onfi_params.addr_cycles &
  218. ARASAN_NAND_COL_ADDR_CYCL_MASK) >>
  219. ARASAN_NAND_COL_ADDR_CYCL_SHIFT;
  220. break;
  221. case NAND_ADDR_CYCL_BOTH:
  222. addrcycles = chip->onfi_params.addr_cycles &
  223. ARASAN_NAND_ROW_ADDR_CYCL_MASK;
  224. addrcycles += (chip->onfi_params.addr_cycles &
  225. ARASAN_NAND_COL_ADDR_CYCL_MASK) >>
  226. ARASAN_NAND_COL_ADDR_CYCL_SHIFT;
  227. break;
  228. default:
  229. addrcycles = ARASAN_NAND_INVALID_ADDR_CYCL;
  230. break;
  231. }
  232. return addrcycles;
  233. }
  234. static int arasan_nand_read_page(struct mtd_info *mtd, u8 *buf, u32 size)
  235. {
  236. struct nand_chip *chip = mtd_to_nand(mtd);
  237. u32 reg_val, i, pktsize, pktnum;
  238. u32 *bufptr = (u32 *)buf;
  239. u32 timeout;
  240. u32 rdcount = 0;
  241. u8 addr_cycles;
  242. if (chip->ecc_step_ds >= ARASAN_NAND_PKTSIZE_1K)
  243. pktsize = ARASAN_NAND_PKTSIZE_1K;
  244. else
  245. pktsize = ARASAN_NAND_PKTSIZE_512;
  246. if (size % pktsize)
  247. pktnum = size/pktsize + 1;
  248. else
  249. pktnum = size/pktsize;
  250. reg_val = readl(&arasan_nand_base->intsts_enr);
  251. reg_val |= ARASAN_NAND_INT_STS_ERR_EN_MASK |
  252. ARASAN_NAND_INT_STS_MUL_BIT_ERR_MASK;
  253. writel(reg_val, &arasan_nand_base->intsts_enr);
  254. reg_val = readl(&arasan_nand_base->pkt_reg);
  255. reg_val &= ~(ARASAN_NAND_PKT_REG_PKT_CNT_MASK |
  256. ARASAN_NAND_PKT_REG_PKT_SIZE_MASK);
  257. reg_val |= (pktnum << ARASAN_NAND_PKT_REG_PKT_CNT_SHFT) |
  258. pktsize;
  259. writel(reg_val, &arasan_nand_base->pkt_reg);
  260. arasan_nand_enable_ecc();
  261. addr_cycles = arasan_nand_get_addrcycle(mtd);
  262. if (addr_cycles == ARASAN_NAND_INVALID_ADDR_CYCL)
  263. return ERR_ADDR_CYCLE;
  264. writel((NAND_CMD_RNDOUTSTART << ARASAN_NAND_CMD_CMD2_SHIFT) |
  265. NAND_CMD_RNDOUT | (addr_cycles <<
  266. ARASAN_NAND_CMD_ADDR_CYCL_SHIFT),
  267. &arasan_nand_base->ecc_sprcmd_reg);
  268. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  269. while (rdcount < pktnum) {
  270. timeout = ARASAN_NAND_POLL_TIMEOUT;
  271. while (!(readl(&arasan_nand_base->intsts_reg) &
  272. ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK) && timeout) {
  273. udelay(1);
  274. timeout--;
  275. }
  276. if (!timeout) {
  277. puts("arasan_read_page: timedout:Buff RDY\n");
  278. return -ETIMEDOUT;
  279. }
  280. rdcount++;
  281. if (pktnum == rdcount) {
  282. reg_val = readl(&arasan_nand_base->intsts_enr);
  283. reg_val |= ARASAN_NAND_INT_STS_XFR_CMPLT_MASK;
  284. writel(reg_val, &arasan_nand_base->intsts_enr);
  285. } else {
  286. reg_val = readl(&arasan_nand_base->intsts_enr);
  287. writel(reg_val | ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  288. &arasan_nand_base->intsts_enr);
  289. }
  290. reg_val = readl(&arasan_nand_base->intsts_reg);
  291. writel(reg_val | ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  292. &arasan_nand_base->intsts_reg);
  293. for (i = 0; i < pktsize/4; i++)
  294. bufptr[i] = readl(&arasan_nand_base->buf_dataport);
  295. bufptr += pktsize/4;
  296. if (rdcount >= pktnum)
  297. break;
  298. writel(ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  299. &arasan_nand_base->intsts_enr);
  300. }
  301. timeout = ARASAN_NAND_POLL_TIMEOUT;
  302. while (!(readl(&arasan_nand_base->intsts_reg) &
  303. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  304. udelay(1);
  305. timeout--;
  306. }
  307. if (!timeout) {
  308. puts("arasan rd_page timedout:Xfer CMPLT\n");
  309. return -ETIMEDOUT;
  310. }
  311. reg_val = readl(&arasan_nand_base->intsts_enr);
  312. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  313. &arasan_nand_base->intsts_enr);
  314. reg_val = readl(&arasan_nand_base->intsts_reg);
  315. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  316. &arasan_nand_base->intsts_reg);
  317. if (readl(&arasan_nand_base->intsts_reg) &
  318. ARASAN_NAND_INT_STS_MUL_BIT_ERR_MASK) {
  319. printf("arasan rd_page:sbiterror\n");
  320. return -1;
  321. }
  322. if (readl(&arasan_nand_base->intsts_reg) &
  323. ARASAN_NAND_INT_STS_ERR_EN_MASK) {
  324. mtd->ecc_stats.failed++;
  325. printf("arasan rd_page:multibiterror\n");
  326. return -1;
  327. }
  328. return 0;
  329. }
  330. static int arasan_nand_read_page_hwecc(struct mtd_info *mtd,
  331. struct nand_chip *chip, u8 *buf, int oob_required, int page)
  332. {
  333. int status;
  334. status = arasan_nand_read_page(mtd, buf, (mtd->writesize));
  335. if (oob_required)
  336. chip->ecc.read_oob(mtd, chip, page);
  337. return status;
  338. }
  339. static void arasan_nand_fill_tx(const u8 *buf, int len)
  340. {
  341. u32 __iomem *nand = &arasan_nand_base->buf_dataport;
  342. if (((unsigned long)buf & 0x3) != 0) {
  343. if (((unsigned long)buf & 0x1) != 0) {
  344. if (len) {
  345. writeb(*buf, nand);
  346. buf += 1;
  347. len--;
  348. }
  349. }
  350. if (((unsigned long)buf & 0x3) != 0) {
  351. if (len >= 2) {
  352. writew(*(u16 *)buf, nand);
  353. buf += 2;
  354. len -= 2;
  355. }
  356. }
  357. }
  358. while (len >= 4) {
  359. writel(*(u32 *)buf, nand);
  360. buf += 4;
  361. len -= 4;
  362. }
  363. if (len) {
  364. if (len >= 2) {
  365. writew(*(u16 *)buf, nand);
  366. buf += 2;
  367. len -= 2;
  368. }
  369. if (len)
  370. writeb(*buf, nand);
  371. }
  372. }
  373. static int arasan_nand_write_page_hwecc(struct mtd_info *mtd,
  374. struct nand_chip *chip, const u8 *buf, int oob_required,
  375. int page)
  376. {
  377. u32 reg_val, i, pktsize, pktnum;
  378. const u32 *bufptr = (const u32 *)buf;
  379. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  380. u32 size = mtd->writesize;
  381. u32 rdcount = 0;
  382. u8 column_addr_cycles;
  383. struct arasan_nand_info *nand = nand_get_controller_data(chip);
  384. if (chip->ecc_step_ds >= ARASAN_NAND_PKTSIZE_1K)
  385. pktsize = ARASAN_NAND_PKTSIZE_1K;
  386. else
  387. pktsize = ARASAN_NAND_PKTSIZE_512;
  388. if (size % pktsize)
  389. pktnum = size/pktsize + 1;
  390. else
  391. pktnum = size/pktsize;
  392. reg_val = readl(&arasan_nand_base->pkt_reg);
  393. reg_val &= ~(ARASAN_NAND_PKT_REG_PKT_CNT_MASK |
  394. ARASAN_NAND_PKT_REG_PKT_SIZE_MASK);
  395. reg_val |= (pktnum << ARASAN_NAND_PKT_REG_PKT_CNT_SHFT) | pktsize;
  396. writel(reg_val, &arasan_nand_base->pkt_reg);
  397. arasan_nand_enable_ecc();
  398. column_addr_cycles = (chip->onfi_params.addr_cycles &
  399. ARASAN_NAND_COL_ADDR_CYCL_MASK) >>
  400. ARASAN_NAND_COL_ADDR_CYCL_SHIFT;
  401. writel((NAND_CMD_RNDIN | (column_addr_cycles << 28)),
  402. &arasan_nand_base->ecc_sprcmd_reg);
  403. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  404. while (rdcount < pktnum) {
  405. timeout = ARASAN_NAND_POLL_TIMEOUT;
  406. while (!(readl(&arasan_nand_base->intsts_reg) &
  407. ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK) && timeout) {
  408. udelay(1);
  409. timeout--;
  410. }
  411. if (!timeout) {
  412. puts("arasan_write_page: timedout:Buff RDY\n");
  413. return -ETIMEDOUT;
  414. }
  415. rdcount++;
  416. if (pktnum == rdcount) {
  417. reg_val = readl(&arasan_nand_base->intsts_enr);
  418. reg_val |= ARASAN_NAND_INT_STS_XFR_CMPLT_MASK;
  419. writel(reg_val, &arasan_nand_base->intsts_enr);
  420. } else {
  421. reg_val = readl(&arasan_nand_base->intsts_enr);
  422. writel(reg_val | ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  423. &arasan_nand_base->intsts_enr);
  424. }
  425. reg_val = readl(&arasan_nand_base->intsts_reg);
  426. writel(reg_val | ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  427. &arasan_nand_base->intsts_reg);
  428. for (i = 0; i < pktsize/4; i++)
  429. writel(bufptr[i], &arasan_nand_base->buf_dataport);
  430. bufptr += pktsize/4;
  431. if (rdcount >= pktnum)
  432. break;
  433. writel(ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  434. &arasan_nand_base->intsts_enr);
  435. }
  436. timeout = ARASAN_NAND_POLL_TIMEOUT;
  437. while (!(readl(&arasan_nand_base->intsts_reg) &
  438. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  439. udelay(1);
  440. timeout--;
  441. }
  442. if (!timeout) {
  443. puts("arasan write_page timedout:Xfer CMPLT\n");
  444. return -ETIMEDOUT;
  445. }
  446. reg_val = readl(&arasan_nand_base->intsts_enr);
  447. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  448. &arasan_nand_base->intsts_enr);
  449. reg_val = readl(&arasan_nand_base->intsts_reg);
  450. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  451. &arasan_nand_base->intsts_reg);
  452. if (oob_required)
  453. chip->ecc.write_oob(mtd, chip, nand->page);
  454. return 0;
  455. }
  456. static int arasan_nand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  457. int page)
  458. {
  459. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  460. chip->read_buf(mtd, chip->oob_poi, (mtd->oobsize));
  461. return 0;
  462. }
  463. static int arasan_nand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
  464. int page)
  465. {
  466. int status = 0;
  467. const u8 *buf = chip->oob_poi;
  468. chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
  469. chip->write_buf(mtd, buf, mtd->oobsize);
  470. return status;
  471. }
  472. static int arasan_nand_reset(struct arasan_nand_command_format *curr_cmd)
  473. {
  474. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  475. u32 cmd_reg = 0;
  476. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  477. &arasan_nand_base->intsts_enr);
  478. cmd_reg = readl(&arasan_nand_base->cmd_reg);
  479. cmd_reg &= ~ARASAN_NAND_CMD_CMD12_MASK;
  480. cmd_reg |= curr_cmd->cmd1 |
  481. (curr_cmd->cmd2 << ARASAN_NAND_CMD_CMD2_SHIFT);
  482. writel(cmd_reg, &arasan_nand_base->cmd_reg);
  483. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  484. while (!(readl(&arasan_nand_base->intsts_reg) &
  485. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  486. udelay(1);
  487. timeout--;
  488. }
  489. if (!timeout) {
  490. printf("ERROR:%s timedout\n", __func__);
  491. return -ETIMEDOUT;
  492. }
  493. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  494. &arasan_nand_base->intsts_enr);
  495. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  496. &arasan_nand_base->intsts_reg);
  497. return 0;
  498. }
  499. static u8 arasan_nand_page(struct mtd_info *mtd)
  500. {
  501. u8 page_val = 0;
  502. switch (mtd->writesize) {
  503. case 512:
  504. page_val = 0;
  505. break;
  506. case 2048:
  507. page_val = 1;
  508. break;
  509. case 4096:
  510. page_val = 2;
  511. break;
  512. case 8192:
  513. page_val = 3;
  514. break;
  515. case 16384:
  516. page_val = 4;
  517. break;
  518. case 1024:
  519. page_val = 5;
  520. break;
  521. default:
  522. printf("%s:Pagesize>16K\n", __func__);
  523. break;
  524. }
  525. return page_val;
  526. }
  527. static int arasan_nand_send_wrcmd(struct arasan_nand_command_format *curr_cmd,
  528. int column, int page_addr, struct mtd_info *mtd)
  529. {
  530. u32 reg_val, page;
  531. u8 page_val, addr_cycles;
  532. writel(ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  533. &arasan_nand_base->intsts_enr);
  534. reg_val = readl(&arasan_nand_base->cmd_reg);
  535. reg_val &= ~ARASAN_NAND_CMD_CMD12_MASK;
  536. reg_val |= curr_cmd->cmd1 |
  537. (curr_cmd->cmd2 << ARASAN_NAND_CMD_CMD2_SHIFT);
  538. if (curr_cmd->cmd1 == NAND_CMD_SEQIN) {
  539. reg_val &= ~ARASAN_NAND_CMD_PG_SIZE_MASK;
  540. page_val = arasan_nand_page(mtd);
  541. reg_val |= (page_val << ARASAN_NAND_CMD_PG_SIZE_SHIFT);
  542. }
  543. reg_val &= ~ARASAN_NAND_CMD_ADDR_CYCL_MASK;
  544. addr_cycles = arasan_nand_get_addrcycle(mtd);
  545. if (addr_cycles == ARASAN_NAND_INVALID_ADDR_CYCL)
  546. return ERR_ADDR_CYCLE;
  547. reg_val |= (addr_cycles <<
  548. ARASAN_NAND_CMD_ADDR_CYCL_SHIFT);
  549. writel(reg_val, &arasan_nand_base->cmd_reg);
  550. if (page_addr == -1)
  551. page_addr = 0;
  552. page = (page_addr << ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT) &
  553. ARASAN_NAND_MEM_ADDR1_PAGE_MASK;
  554. column &= ARASAN_NAND_MEM_ADDR1_COL_MASK;
  555. writel(page|column, &arasan_nand_base->memadr_reg1);
  556. reg_val = readl(&arasan_nand_base->memadr_reg2);
  557. reg_val &= ~ARASAN_NAND_MEM_ADDR2_PAGE_MASK;
  558. reg_val |= (page_addr >> ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT);
  559. writel(reg_val, &arasan_nand_base->memadr_reg2);
  560. reg_val = readl(&arasan_nand_base->memadr_reg2);
  561. reg_val &= ~ARASAN_NAND_MEM_ADDR2_CS_MASK;
  562. writel(reg_val, &arasan_nand_base->memadr_reg2);
  563. return 0;
  564. }
  565. static void arasan_nand_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
  566. {
  567. u32 reg_val;
  568. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  569. reg_val = readl(&arasan_nand_base->pkt_reg);
  570. reg_val &= ~(ARASAN_NAND_PKT_REG_PKT_CNT_MASK |
  571. ARASAN_NAND_PKT_REG_PKT_SIZE_MASK);
  572. reg_val |= (1 << ARASAN_NAND_PKT_REG_PKT_CNT_SHFT) | len;
  573. writel(reg_val, &arasan_nand_base->pkt_reg);
  574. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  575. while (!(readl(&arasan_nand_base->intsts_reg) &
  576. ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK) && timeout) {
  577. udelay(1);
  578. timeout--;
  579. }
  580. if (!timeout)
  581. puts("ERROR:arasan_nand_write_buf timedout:Buff RDY\n");
  582. reg_val = readl(&arasan_nand_base->intsts_enr);
  583. reg_val |= ARASAN_NAND_INT_STS_XFR_CMPLT_MASK;
  584. writel(reg_val, &arasan_nand_base->intsts_enr);
  585. writel(reg_val | ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  586. &arasan_nand_base->intsts_enr);
  587. reg_val = readl(&arasan_nand_base->intsts_reg);
  588. writel(reg_val | ARASAN_NAND_INT_STS_BUF_WR_RDY_MASK,
  589. &arasan_nand_base->intsts_reg);
  590. arasan_nand_fill_tx(buf, len);
  591. timeout = ARASAN_NAND_POLL_TIMEOUT;
  592. while (!(readl(&arasan_nand_base->intsts_reg) &
  593. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  594. udelay(1);
  595. timeout--;
  596. }
  597. if (!timeout)
  598. puts("ERROR:arasan_nand_write_buf timedout:Xfer CMPLT\n");
  599. writel(readl(&arasan_nand_base->intsts_enr) |
  600. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  601. &arasan_nand_base->intsts_enr);
  602. writel(readl(&arasan_nand_base->intsts_reg) |
  603. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  604. &arasan_nand_base->intsts_reg);
  605. }
  606. static int arasan_nand_erase(struct arasan_nand_command_format *curr_cmd,
  607. int column, int page_addr, struct mtd_info *mtd)
  608. {
  609. u32 reg_val, page;
  610. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  611. u8 row_addr_cycles;
  612. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  613. &arasan_nand_base->intsts_enr);
  614. reg_val = readl(&arasan_nand_base->cmd_reg);
  615. reg_val &= ~ARASAN_NAND_CMD_CMD12_MASK;
  616. reg_val |= curr_cmd->cmd1 |
  617. (curr_cmd->cmd2 << ARASAN_NAND_CMD_CMD2_SHIFT);
  618. row_addr_cycles = arasan_nand_get_addrcycle(mtd);
  619. if (row_addr_cycles == ARASAN_NAND_INVALID_ADDR_CYCL)
  620. return ERR_ADDR_CYCLE;
  621. reg_val &= ~ARASAN_NAND_CMD_ADDR_CYCL_MASK;
  622. reg_val |= (row_addr_cycles <<
  623. ARASAN_NAND_CMD_ADDR_CYCL_SHIFT);
  624. writel(reg_val, &arasan_nand_base->cmd_reg);
  625. page = (page_addr << ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT) &
  626. ARASAN_NAND_MEM_ADDR1_PAGE_MASK;
  627. column = page_addr & ARASAN_NAND_MEM_ADDR1_COL_MASK;
  628. writel(page | column, &arasan_nand_base->memadr_reg1);
  629. reg_val = readl(&arasan_nand_base->memadr_reg2);
  630. reg_val &= ~ARASAN_NAND_MEM_ADDR2_PAGE_MASK;
  631. reg_val |= (page_addr >> ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT);
  632. writel(reg_val, &arasan_nand_base->memadr_reg2);
  633. reg_val = readl(&arasan_nand_base->memadr_reg2);
  634. reg_val &= ~ARASAN_NAND_MEM_ADDR2_CS_MASK;
  635. writel(reg_val, &arasan_nand_base->memadr_reg2);
  636. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  637. while (!(readl(&arasan_nand_base->intsts_reg) &
  638. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  639. udelay(1);
  640. timeout--;
  641. }
  642. if (!timeout) {
  643. printf("ERROR:%s timedout:Xfer CMPLT\n", __func__);
  644. return -ETIMEDOUT;
  645. }
  646. reg_val = readl(&arasan_nand_base->intsts_enr);
  647. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  648. &arasan_nand_base->intsts_enr);
  649. reg_val = readl(&arasan_nand_base->intsts_reg);
  650. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  651. &arasan_nand_base->intsts_reg);
  652. return 0;
  653. }
  654. static int arasan_nand_read_status(struct arasan_nand_command_format *curr_cmd,
  655. int column, int page_addr, struct mtd_info *mtd)
  656. {
  657. u32 reg_val;
  658. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  659. u8 addr_cycles;
  660. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  661. &arasan_nand_base->intsts_enr);
  662. reg_val = readl(&arasan_nand_base->cmd_reg);
  663. reg_val &= ~ARASAN_NAND_CMD_CMD12_MASK;
  664. reg_val |= curr_cmd->cmd1 |
  665. (curr_cmd->cmd2 << ARASAN_NAND_CMD_CMD2_SHIFT);
  666. addr_cycles = arasan_nand_get_addrcycle(mtd);
  667. if (addr_cycles == ARASAN_NAND_INVALID_ADDR_CYCL)
  668. return ERR_ADDR_CYCLE;
  669. reg_val &= ~ARASAN_NAND_CMD_ADDR_CYCL_MASK;
  670. reg_val |= (addr_cycles <<
  671. ARASAN_NAND_CMD_ADDR_CYCL_SHIFT);
  672. writel(reg_val, &arasan_nand_base->cmd_reg);
  673. reg_val = readl(&arasan_nand_base->pkt_reg);
  674. reg_val &= ~(ARASAN_NAND_PKT_REG_PKT_CNT_MASK |
  675. ARASAN_NAND_PKT_REG_PKT_SIZE_MASK);
  676. reg_val |= (1 << ARASAN_NAND_PKT_REG_PKT_CNT_SHFT) | 1;
  677. writel(reg_val, &arasan_nand_base->pkt_reg);
  678. reg_val = readl(&arasan_nand_base->memadr_reg2);
  679. reg_val &= ~ARASAN_NAND_MEM_ADDR2_CS_MASK;
  680. writel(reg_val, &arasan_nand_base->memadr_reg2);
  681. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  682. while (!(readl(&arasan_nand_base->intsts_reg) &
  683. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  684. udelay(1);
  685. timeout--;
  686. }
  687. if (!timeout) {
  688. printf("ERROR:%s: timedout:Xfer CMPLT\n", __func__);
  689. return -ETIMEDOUT;
  690. }
  691. reg_val = readl(&arasan_nand_base->intsts_enr);
  692. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  693. &arasan_nand_base->intsts_enr);
  694. reg_val = readl(&arasan_nand_base->intsts_reg);
  695. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  696. &arasan_nand_base->intsts_reg);
  697. return 0;
  698. }
  699. static int arasan_nand_send_rdcmd(struct arasan_nand_command_format *curr_cmd,
  700. int column, int page_addr, struct mtd_info *mtd)
  701. {
  702. u32 reg_val, addr_cycles, page;
  703. u8 page_val;
  704. reg_val = readl(&arasan_nand_base->intsts_enr);
  705. writel(reg_val | ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  706. &arasan_nand_base->intsts_enr);
  707. reg_val = readl(&arasan_nand_base->cmd_reg);
  708. reg_val &= ~ARASAN_NAND_CMD_CMD12_MASK;
  709. reg_val |= curr_cmd->cmd1 |
  710. (curr_cmd->cmd2 << ARASAN_NAND_CMD_CMD2_SHIFT);
  711. if (curr_cmd->cmd1 == NAND_CMD_RNDOUT ||
  712. curr_cmd->cmd1 == NAND_CMD_READ0) {
  713. reg_val &= ~ARASAN_NAND_CMD_PG_SIZE_MASK;
  714. page_val = arasan_nand_page(mtd);
  715. reg_val |= (page_val << ARASAN_NAND_CMD_PG_SIZE_SHIFT);
  716. }
  717. reg_val &= ~ARASAN_NAND_CMD_ECC_ON_MASK;
  718. reg_val &= ~ARASAN_NAND_CMD_ADDR_CYCL_MASK;
  719. addr_cycles = arasan_nand_get_addrcycle(mtd);
  720. if (addr_cycles == ARASAN_NAND_INVALID_ADDR_CYCL)
  721. return ERR_ADDR_CYCLE;
  722. reg_val |= (addr_cycles << 28);
  723. writel(reg_val, &arasan_nand_base->cmd_reg);
  724. if (page_addr == -1)
  725. page_addr = 0;
  726. page = (page_addr << ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT) &
  727. ARASAN_NAND_MEM_ADDR1_PAGE_MASK;
  728. column &= ARASAN_NAND_MEM_ADDR1_COL_MASK;
  729. writel(page | column, &arasan_nand_base->memadr_reg1);
  730. reg_val = readl(&arasan_nand_base->memadr_reg2);
  731. reg_val &= ~ARASAN_NAND_MEM_ADDR2_PAGE_MASK;
  732. reg_val |= (page_addr >> ARASAN_NAND_MEM_ADDR1_PAGE_SHIFT);
  733. writel(reg_val, &arasan_nand_base->memadr_reg2);
  734. reg_val = readl(&arasan_nand_base->memadr_reg2);
  735. reg_val &= ~ARASAN_NAND_MEM_ADDR2_CS_MASK;
  736. writel(reg_val, &arasan_nand_base->memadr_reg2);
  737. buf_index = 0;
  738. return 0;
  739. }
  740. static void arasan_nand_read_buf(struct mtd_info *mtd, u8 *buf, int size)
  741. {
  742. u32 reg_val, i;
  743. u32 *bufptr = (u32 *)buf;
  744. u32 timeout = ARASAN_NAND_POLL_TIMEOUT;
  745. reg_val = readl(&arasan_nand_base->pkt_reg);
  746. reg_val &= ~(ARASAN_NAND_PKT_REG_PKT_CNT_MASK |
  747. ARASAN_NAND_PKT_REG_PKT_SIZE_MASK);
  748. reg_val |= (1 << ARASAN_NAND_PKT_REG_PKT_CNT_SHFT) | size;
  749. writel(reg_val, &arasan_nand_base->pkt_reg);
  750. writel(curr_cmd->pgm, &arasan_nand_base->pgm_reg);
  751. while (!(readl(&arasan_nand_base->intsts_reg) &
  752. ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK) && timeout) {
  753. udelay(1);
  754. timeout--;
  755. }
  756. if (!timeout)
  757. puts("ERROR:arasan_nand_read_buf timedout:Buff RDY\n");
  758. reg_val = readl(&arasan_nand_base->intsts_enr);
  759. reg_val |= ARASAN_NAND_INT_STS_XFR_CMPLT_MASK;
  760. writel(reg_val, &arasan_nand_base->intsts_enr);
  761. writel(reg_val | ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  762. &arasan_nand_base->intsts_enr);
  763. reg_val = readl(&arasan_nand_base->intsts_reg);
  764. writel(reg_val | ARASAN_NAND_INT_STS_BUF_RD_RDY_MASK,
  765. &arasan_nand_base->intsts_reg);
  766. buf_index = 0;
  767. for (i = 0; i < size / 4; i++)
  768. bufptr[i] = readl(&arasan_nand_base->buf_dataport);
  769. if (size & 0x03)
  770. bufptr[i] = readl(&arasan_nand_base->buf_dataport);
  771. timeout = ARASAN_NAND_POLL_TIMEOUT;
  772. while (!(readl(&arasan_nand_base->intsts_reg) &
  773. ARASAN_NAND_INT_STS_XFR_CMPLT_MASK) && timeout) {
  774. udelay(1);
  775. timeout--;
  776. }
  777. if (!timeout)
  778. puts("ERROR:arasan_nand_read_buf timedout:Xfer CMPLT\n");
  779. reg_val = readl(&arasan_nand_base->intsts_enr);
  780. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  781. &arasan_nand_base->intsts_enr);
  782. reg_val = readl(&arasan_nand_base->intsts_reg);
  783. writel(reg_val | ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  784. &arasan_nand_base->intsts_reg);
  785. }
  786. static u8 arasan_nand_read_byte(struct mtd_info *mtd)
  787. {
  788. struct nand_chip *chip = mtd_to_nand(mtd);
  789. u32 size;
  790. u8 val;
  791. struct nand_onfi_params *p;
  792. if (buf_index == 0) {
  793. p = &chip->onfi_params;
  794. if (curr_cmd->cmd1 == NAND_CMD_READID)
  795. size = 4;
  796. else if (curr_cmd->cmd1 == NAND_CMD_PARAM)
  797. size = sizeof(struct nand_onfi_params);
  798. else if (curr_cmd->cmd1 == NAND_CMD_RNDOUT)
  799. size = le16_to_cpu(p->ext_param_page_length) * 16;
  800. else if (curr_cmd->cmd1 == NAND_CMD_GET_FEATURES)
  801. size = 4;
  802. else if (curr_cmd->cmd1 == NAND_CMD_STATUS)
  803. return readb(&arasan_nand_base->flash_sts_reg);
  804. else
  805. size = 8;
  806. chip->read_buf(mtd, &buf_data[0], size);
  807. }
  808. val = *(&buf_data[0] + buf_index);
  809. buf_index++;
  810. return val;
  811. }
  812. static void arasan_nand_cmd_function(struct mtd_info *mtd, unsigned int command,
  813. int column, int page_addr)
  814. {
  815. u32 i, ret = 0;
  816. struct nand_chip *chip = mtd_to_nand(mtd);
  817. struct arasan_nand_info *nand = nand_get_controller_data(chip);
  818. curr_cmd = NULL;
  819. writel(ARASAN_NAND_INT_STS_XFR_CMPLT_MASK,
  820. &arasan_nand_base->intsts_enr);
  821. if ((command == NAND_CMD_READOOB) &&
  822. (mtd->writesize > 512)) {
  823. column += mtd->writesize;
  824. command = NAND_CMD_READ0;
  825. }
  826. /* Get the command format */
  827. for (i = 0; (arasan_nand_commands[i].cmd1 != NAND_CMD_NONE ||
  828. arasan_nand_commands[i].cmd2 != NAND_CMD_NONE); i++) {
  829. if (command == arasan_nand_commands[i].cmd1) {
  830. curr_cmd = &arasan_nand_commands[i];
  831. break;
  832. }
  833. }
  834. if (curr_cmd == NULL) {
  835. printf("Unsupported Command; 0x%x\n", command);
  836. return;
  837. }
  838. if (curr_cmd->cmd1 == NAND_CMD_RESET)
  839. ret = arasan_nand_reset(curr_cmd);
  840. if ((curr_cmd->cmd1 == NAND_CMD_READID) ||
  841. (curr_cmd->cmd1 == NAND_CMD_PARAM) ||
  842. (curr_cmd->cmd1 == NAND_CMD_RNDOUT) ||
  843. (curr_cmd->cmd1 == NAND_CMD_GET_FEATURES) ||
  844. (curr_cmd->cmd1 == NAND_CMD_READ0))
  845. ret = arasan_nand_send_rdcmd(curr_cmd, column, page_addr, mtd);
  846. if ((curr_cmd->cmd1 == NAND_CMD_SET_FEATURES) ||
  847. (curr_cmd->cmd1 == NAND_CMD_SEQIN)) {
  848. nand->page = page_addr;
  849. ret = arasan_nand_send_wrcmd(curr_cmd, column, page_addr, mtd);
  850. }
  851. if (curr_cmd->cmd1 == NAND_CMD_ERASE1)
  852. ret = arasan_nand_erase(curr_cmd, column, page_addr, mtd);
  853. if (curr_cmd->cmd1 == NAND_CMD_STATUS)
  854. ret = arasan_nand_read_status(curr_cmd, column, page_addr, mtd);
  855. if (ret != 0)
  856. printf("ERROR:%s:command:0x%x\n", __func__, curr_cmd->cmd1);
  857. }
  858. static int arasan_nand_ecc_init(struct mtd_info *mtd)
  859. {
  860. int found = -1;
  861. u32 regval, eccpos_start, i;
  862. struct nand_chip *nand_chip = mtd_to_nand(mtd);
  863. nand_chip->ecc.mode = NAND_ECC_HW;
  864. nand_chip->ecc.hwctl = NULL;
  865. nand_chip->ecc.read_page = arasan_nand_read_page_hwecc;
  866. nand_chip->ecc.write_page = arasan_nand_write_page_hwecc;
  867. nand_chip->ecc.read_oob = arasan_nand_read_oob;
  868. nand_chip->ecc.write_oob = arasan_nand_write_oob;
  869. for (i = 0; i < ARRAY_SIZE(ecc_matrix); i++) {
  870. if ((ecc_matrix[i].pagesize == mtd->writesize) &&
  871. (ecc_matrix[i].ecc_codeword_size >=
  872. nand_chip->ecc_step_ds)) {
  873. if (ecc_matrix[i].eccbits >=
  874. nand_chip->ecc_strength_ds) {
  875. found = i;
  876. break;
  877. }
  878. found = i;
  879. }
  880. }
  881. if (found < 0)
  882. return 1;
  883. regval = ecc_matrix[found].eccaddr |
  884. (ecc_matrix[found].eccsize << ARASAN_NAND_ECC_SIZE_SHIFT) |
  885. (ecc_matrix[found].bch << ARASAN_NAND_ECC_BCH_SHIFT);
  886. writel(regval, &arasan_nand_base->ecc_reg);
  887. if (ecc_matrix[found].bch) {
  888. regval = readl(&arasan_nand_base->memadr_reg2);
  889. regval &= ~ARASAN_NAND_MEM_ADDR2_BCH_MASK;
  890. regval |= (ecc_matrix[found].bchval <<
  891. ARASAN_NAND_MEM_ADDR2_BCH_SHIFT);
  892. writel(regval, &arasan_nand_base->memadr_reg2);
  893. }
  894. nand_oob.eccbytes = ecc_matrix[found].eccsize;
  895. eccpos_start = mtd->oobsize - nand_oob.eccbytes;
  896. for (i = 0; i < nand_oob.eccbytes; i++)
  897. nand_oob.eccpos[i] = eccpos_start + i;
  898. nand_oob.oobfree[0].offset = 2;
  899. nand_oob.oobfree[0].length = eccpos_start - 2;
  900. nand_chip->ecc.size = ecc_matrix[found].ecc_codeword_size;
  901. nand_chip->ecc.strength = ecc_matrix[found].eccbits;
  902. nand_chip->ecc.bytes = ecc_matrix[found].eccsize;
  903. nand_chip->ecc.layout = &nand_oob;
  904. return 0;
  905. }
  906. static int arasan_nand_init(struct nand_chip *nand_chip, int devnum)
  907. {
  908. struct arasan_nand_info *nand;
  909. struct mtd_info *mtd;
  910. int err = -1;
  911. nand = calloc(1, sizeof(struct arasan_nand_info));
  912. if (!nand) {
  913. printf("%s: failed to allocate\n", __func__);
  914. return err;
  915. }
  916. nand->nand_base = arasan_nand_base;
  917. mtd = nand_to_mtd(nand_chip);
  918. nand_set_controller_data(nand_chip, nand);
  919. /* Set the driver entry points for MTD */
  920. nand_chip->cmdfunc = arasan_nand_cmd_function;
  921. nand_chip->select_chip = arasan_nand_select_chip;
  922. nand_chip->read_byte = arasan_nand_read_byte;
  923. /* Buffer read/write routines */
  924. nand_chip->read_buf = arasan_nand_read_buf;
  925. nand_chip->write_buf = arasan_nand_write_buf;
  926. nand_chip->bbt_options = NAND_BBT_USE_FLASH;
  927. writel(0x0, &arasan_nand_base->cmd_reg);
  928. writel(0x0, &arasan_nand_base->pgm_reg);
  929. /* first scan to find the device and get the page size */
  930. if (nand_scan_ident(mtd, 1, NULL)) {
  931. printf("%s: nand_scan_ident failed\n", __func__);
  932. goto fail;
  933. }
  934. if (arasan_nand_ecc_init(mtd)) {
  935. printf("%s: nand_ecc_init failed\n", __func__);
  936. goto fail;
  937. }
  938. if (nand_scan_tail(mtd)) {
  939. printf("%s: nand_scan_tail failed\n", __func__);
  940. goto fail;
  941. }
  942. if (nand_register(devnum, mtd)) {
  943. printf("Nand Register Fail\n");
  944. goto fail;
  945. }
  946. return 0;
  947. fail:
  948. free(nand);
  949. return err;
  950. }
  951. void board_nand_init(void)
  952. {
  953. struct nand_chip *nand = &nand_chip[0];
  954. if (arasan_nand_init(nand, 0))
  955. puts("NAND init failed\n");
  956. }