altera_qspi.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Copyright (C) 2015 Thomas Chou <thomas@wytron.com.tw>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <console.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <fdt_support.h>
  11. #include <flash.h>
  12. #include <mtd.h>
  13. #include <asm/io.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /* The STATUS register */
  16. #define QUADSPI_SR_BP0 BIT(2)
  17. #define QUADSPI_SR_BP1 BIT(3)
  18. #define QUADSPI_SR_BP2 BIT(4)
  19. #define QUADSPI_SR_BP2_0 GENMASK(4, 2)
  20. #define QUADSPI_SR_BP3 BIT(6)
  21. #define QUADSPI_SR_TB BIT(5)
  22. /*
  23. * The QUADSPI_MEM_OP register is used to do memory protect and erase operations
  24. */
  25. #define QUADSPI_MEM_OP_BULK_ERASE 0x00000001
  26. #define QUADSPI_MEM_OP_SECTOR_ERASE 0x00000002
  27. #define QUADSPI_MEM_OP_SECTOR_PROTECT 0x00000003
  28. /*
  29. * The QUADSPI_ISR register is used to determine whether an invalid write or
  30. * erase operation trigerred an interrupt
  31. */
  32. #define QUADSPI_ISR_ILLEGAL_ERASE BIT(0)
  33. #define QUADSPI_ISR_ILLEGAL_WRITE BIT(1)
  34. struct altera_qspi_regs {
  35. u32 rd_status;
  36. u32 rd_sid;
  37. u32 rd_rdid;
  38. u32 mem_op;
  39. u32 isr;
  40. u32 imr;
  41. u32 chip_select;
  42. };
  43. struct altera_qspi_platdata {
  44. struct altera_qspi_regs *regs;
  45. void *base;
  46. unsigned long size;
  47. };
  48. static uint flash_verbose;
  49. flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* FLASH chips info */
  50. static void altera_qspi_get_locked_range(struct mtd_info *mtd, loff_t *ofs,
  51. uint64_t *len);
  52. void flash_print_info(flash_info_t *info)
  53. {
  54. struct mtd_info *mtd = info->mtd;
  55. loff_t ofs;
  56. u64 len;
  57. printf("Altera QSPI flash Size: %ld MB in %d Sectors\n",
  58. info->size >> 20, info->sector_count);
  59. altera_qspi_get_locked_range(mtd, &ofs, &len);
  60. printf(" %08lX +%lX", info->start[0], info->size);
  61. if (len) {
  62. printf(", protected %08llX +%llX",
  63. info->start[0] + ofs, len);
  64. }
  65. putc('\n');
  66. }
  67. void flash_set_verbose(uint v)
  68. {
  69. flash_verbose = v;
  70. }
  71. int flash_erase(flash_info_t *info, int s_first, int s_last)
  72. {
  73. struct mtd_info *mtd = info->mtd;
  74. struct erase_info instr;
  75. int ret;
  76. memset(&instr, 0, sizeof(instr));
  77. instr.mtd = mtd;
  78. instr.addr = mtd->erasesize * s_first;
  79. instr.len = mtd->erasesize * (s_last + 1 - s_first);
  80. flash_set_verbose(1);
  81. ret = mtd_erase(mtd, &instr);
  82. flash_set_verbose(0);
  83. if (ret)
  84. return ERR_PROTECTED;
  85. puts(" done\n");
  86. return 0;
  87. }
  88. int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
  89. {
  90. struct mtd_info *mtd = info->mtd;
  91. struct udevice *dev = mtd->dev;
  92. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  93. ulong base = (ulong)pdata->base;
  94. loff_t to = addr - base;
  95. size_t retlen;
  96. int ret;
  97. ret = mtd_write(mtd, to, cnt, &retlen, src);
  98. if (ret)
  99. return ERR_PROTECTED;
  100. return 0;
  101. }
  102. unsigned long flash_init(void)
  103. {
  104. struct udevice *dev;
  105. /* probe every MTD device */
  106. for (uclass_first_device(UCLASS_MTD, &dev);
  107. dev;
  108. uclass_next_device(&dev)) {
  109. }
  110. return flash_info[0].size;
  111. }
  112. static int altera_qspi_erase(struct mtd_info *mtd, struct erase_info *instr)
  113. {
  114. struct udevice *dev = mtd->dev;
  115. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  116. struct altera_qspi_regs *regs = pdata->regs;
  117. size_t addr = instr->addr;
  118. size_t len = instr->len;
  119. size_t end = addr + len;
  120. u32 sect;
  121. u32 stat;
  122. u32 *flash, *last;
  123. instr->state = MTD_ERASING;
  124. addr &= ~(mtd->erasesize - 1); /* get lower aligned address */
  125. while (addr < end) {
  126. if (ctrlc()) {
  127. if (flash_verbose)
  128. putc('\n');
  129. instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
  130. instr->state = MTD_ERASE_FAILED;
  131. mtd_erase_callback(instr);
  132. return -EIO;
  133. }
  134. flash = pdata->base + addr;
  135. last = pdata->base + addr + mtd->erasesize;
  136. /* skip erase if sector is blank */
  137. while (flash < last) {
  138. if (readl(flash) != 0xffffffff)
  139. break;
  140. flash++;
  141. }
  142. if (flash < last) {
  143. sect = addr / mtd->erasesize;
  144. sect <<= 8;
  145. sect |= QUADSPI_MEM_OP_SECTOR_ERASE;
  146. debug("erase %08x\n", sect);
  147. writel(sect, &regs->mem_op);
  148. stat = readl(&regs->isr);
  149. if (stat & QUADSPI_ISR_ILLEGAL_ERASE) {
  150. /* erase failed, sector might be protected */
  151. debug("erase %08x fail %x\n", sect, stat);
  152. writel(stat, &regs->isr); /* clear isr */
  153. instr->fail_addr = addr;
  154. instr->state = MTD_ERASE_FAILED;
  155. mtd_erase_callback(instr);
  156. return -EIO;
  157. }
  158. if (flash_verbose)
  159. putc('.');
  160. } else {
  161. if (flash_verbose)
  162. putc(',');
  163. }
  164. addr += mtd->erasesize;
  165. }
  166. instr->state = MTD_ERASE_DONE;
  167. mtd_erase_callback(instr);
  168. return 0;
  169. }
  170. static int altera_qspi_read(struct mtd_info *mtd, loff_t from, size_t len,
  171. size_t *retlen, u_char *buf)
  172. {
  173. struct udevice *dev = mtd->dev;
  174. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  175. memcpy_fromio(buf, pdata->base + from, len);
  176. *retlen = len;
  177. return 0;
  178. }
  179. static int altera_qspi_write(struct mtd_info *mtd, loff_t to, size_t len,
  180. size_t *retlen, const u_char *buf)
  181. {
  182. struct udevice *dev = mtd->dev;
  183. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  184. struct altera_qspi_regs *regs = pdata->regs;
  185. u32 stat;
  186. memcpy_toio(pdata->base + to, buf, len);
  187. /* check whether write triggered a illegal write interrupt */
  188. stat = readl(&regs->isr);
  189. if (stat & QUADSPI_ISR_ILLEGAL_WRITE) {
  190. /* write failed, sector might be protected */
  191. debug("write fail %x\n", stat);
  192. writel(stat, &regs->isr); /* clear isr */
  193. return -EIO;
  194. }
  195. *retlen = len;
  196. return 0;
  197. }
  198. static void altera_qspi_sync(struct mtd_info *mtd)
  199. {
  200. }
  201. static void altera_qspi_get_locked_range(struct mtd_info *mtd, loff_t *ofs,
  202. uint64_t *len)
  203. {
  204. struct udevice *dev = mtd->dev;
  205. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  206. struct altera_qspi_regs *regs = pdata->regs;
  207. int shift0 = ffs(QUADSPI_SR_BP2_0) - 1;
  208. int shift3 = ffs(QUADSPI_SR_BP3) - 1 - 3;
  209. u32 stat = readl(&regs->rd_status);
  210. unsigned pow = ((stat & QUADSPI_SR_BP2_0) >> shift0) |
  211. ((stat & QUADSPI_SR_BP3) >> shift3);
  212. *ofs = 0;
  213. *len = 0;
  214. if (pow) {
  215. *len = mtd->erasesize << (pow - 1);
  216. if (*len > mtd->size)
  217. *len = mtd->size;
  218. if (!(stat & QUADSPI_SR_TB))
  219. *ofs = mtd->size - *len;
  220. }
  221. }
  222. static int altera_qspi_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
  223. {
  224. struct udevice *dev = mtd->dev;
  225. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  226. struct altera_qspi_regs *regs = pdata->regs;
  227. u32 sector_start, sector_end;
  228. u32 num_sectors;
  229. u32 mem_op;
  230. u32 sr_bp;
  231. u32 sr_tb;
  232. num_sectors = mtd->size / mtd->erasesize;
  233. sector_start = ofs / mtd->erasesize;
  234. sector_end = (ofs + len) / mtd->erasesize;
  235. if (sector_start >= num_sectors / 2) {
  236. sr_bp = fls(num_sectors - 1 - sector_start) + 1;
  237. sr_tb = 0;
  238. } else if (sector_end < num_sectors / 2) {
  239. sr_bp = fls(sector_end) + 1;
  240. sr_tb = 1;
  241. } else {
  242. sr_bp = 15;
  243. sr_tb = 0;
  244. }
  245. mem_op = (sr_tb << 12) | (sr_bp << 8);
  246. mem_op |= QUADSPI_MEM_OP_SECTOR_PROTECT;
  247. debug("lock %08x\n", mem_op);
  248. writel(mem_op, &regs->mem_op);
  249. return 0;
  250. }
  251. static int altera_qspi_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
  252. {
  253. struct udevice *dev = mtd->dev;
  254. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  255. struct altera_qspi_regs *regs = pdata->regs;
  256. u32 mem_op;
  257. mem_op = QUADSPI_MEM_OP_SECTOR_PROTECT;
  258. debug("unlock %08x\n", mem_op);
  259. writel(mem_op, &regs->mem_op);
  260. return 0;
  261. }
  262. static int altera_qspi_probe(struct udevice *dev)
  263. {
  264. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  265. struct altera_qspi_regs *regs = pdata->regs;
  266. unsigned long base = (unsigned long)pdata->base;
  267. struct mtd_info *mtd;
  268. flash_info_t *flash = &flash_info[0];
  269. u32 rdid;
  270. int i;
  271. rdid = readl(&regs->rd_rdid);
  272. debug("rdid %x\n", rdid);
  273. mtd = dev_get_uclass_priv(dev);
  274. mtd->dev = dev;
  275. mtd->name = "nor0";
  276. mtd->type = MTD_NORFLASH;
  277. mtd->flags = MTD_CAP_NORFLASH;
  278. mtd->size = 1 << ((rdid & 0xff) - 6);
  279. mtd->writesize = 1;
  280. mtd->writebufsize = mtd->writesize;
  281. mtd->_erase = altera_qspi_erase;
  282. mtd->_read = altera_qspi_read;
  283. mtd->_write = altera_qspi_write;
  284. mtd->_sync = altera_qspi_sync;
  285. mtd->_lock = altera_qspi_lock;
  286. mtd->_unlock = altera_qspi_unlock;
  287. mtd->numeraseregions = 0;
  288. mtd->erasesize = 0x10000;
  289. if (add_mtd_device(mtd))
  290. return -ENOMEM;
  291. flash->mtd = mtd;
  292. flash->size = mtd->size;
  293. flash->sector_count = mtd->size / mtd->erasesize;
  294. flash->flash_id = rdid;
  295. flash->start[0] = base;
  296. for (i = 1; i < flash->sector_count; i++)
  297. flash->start[i] = flash->start[i - 1] + mtd->erasesize;
  298. gd->bd->bi_flashstart = base;
  299. return 0;
  300. }
  301. static int altera_qspi_ofdata_to_platdata(struct udevice *dev)
  302. {
  303. struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
  304. void *blob = (void *)gd->fdt_blob;
  305. int node = dev->of_offset;
  306. const char *list, *end;
  307. const fdt32_t *cell;
  308. void *base;
  309. unsigned long addr, size;
  310. int parent, addrc, sizec;
  311. int len, idx;
  312. /*
  313. * decode regs. there are multiple reg tuples, and they need to
  314. * match with reg-names.
  315. */
  316. parent = fdt_parent_offset(blob, node);
  317. of_bus_default_count_cells(blob, parent, &addrc, &sizec);
  318. list = fdt_getprop(blob, node, "reg-names", &len);
  319. if (!list)
  320. return -ENOENT;
  321. end = list + len;
  322. cell = fdt_getprop(blob, node, "reg", &len);
  323. if (!cell)
  324. return -ENOENT;
  325. idx = 0;
  326. while (list < end) {
  327. addr = fdt_translate_address((void *)blob,
  328. node, cell + idx);
  329. size = fdt_addr_to_cpu(cell[idx + addrc]);
  330. base = map_physmem(addr, size, MAP_NOCACHE);
  331. len = strlen(list);
  332. if (strcmp(list, "avl_csr") == 0) {
  333. pdata->regs = base;
  334. } else if (strcmp(list, "avl_mem") == 0) {
  335. pdata->base = base;
  336. pdata->size = size;
  337. }
  338. idx += addrc + sizec;
  339. list += (len + 1);
  340. }
  341. return 0;
  342. }
  343. static const struct udevice_id altera_qspi_ids[] = {
  344. { .compatible = "altr,quadspi-1.0" },
  345. {}
  346. };
  347. U_BOOT_DRIVER(altera_qspi) = {
  348. .name = "altera_qspi",
  349. .id = UCLASS_MTD,
  350. .of_match = altera_qspi_ids,
  351. .ofdata_to_platdata = altera_qspi_ofdata_to_platdata,
  352. .platdata_auto_alloc_size = sizeof(struct altera_qspi_platdata),
  353. .probe = altera_qspi_probe,
  354. };