uniphier-sd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /*
  2. * Copyright (C) 2016 Socionext Inc.
  3. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <fdtdec.h>
  10. #include <mmc.h>
  11. #include <dm/device.h>
  12. #include <linux/compat.h>
  13. #include <linux/io.h>
  14. #include <linux/sizes.h>
  15. #include <asm/unaligned.h>
  16. #include <asm/dma-mapping.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #define UNIPHIER_SD_CMD 0x000 /* command */
  19. #define UNIPHIER_SD_CMD_NOSTOP BIT(14) /* No automatic CMD12 issue */
  20. #define UNIPHIER_SD_CMD_MULTI BIT(13) /* multiple block transfer */
  21. #define UNIPHIER_SD_CMD_RD BIT(12) /* 1: read, 0: write */
  22. #define UNIPHIER_SD_CMD_DATA BIT(11) /* data transfer */
  23. #define UNIPHIER_SD_CMD_APP BIT(6) /* ACMD preceded by CMD55 */
  24. #define UNIPHIER_SD_CMD_NORMAL (0 << 8)/* auto-detect of resp-type */
  25. #define UNIPHIER_SD_CMD_RSP_NONE (3 << 8)/* response: none */
  26. #define UNIPHIER_SD_CMD_RSP_R1 (4 << 8)/* response: R1, R5, R6, R7 */
  27. #define UNIPHIER_SD_CMD_RSP_R1B (5 << 8)/* response: R1b, R5b */
  28. #define UNIPHIER_SD_CMD_RSP_R2 (6 << 8)/* response: R2 */
  29. #define UNIPHIER_SD_CMD_RSP_R3 (7 << 8)/* response: R3, R4 */
  30. #define UNIPHIER_SD_ARG 0x008 /* command argument */
  31. #define UNIPHIER_SD_STOP 0x010 /* stop action control */
  32. #define UNIPHIER_SD_STOP_SEC BIT(8) /* use sector count */
  33. #define UNIPHIER_SD_STOP_STP BIT(0) /* issue CMD12 */
  34. #define UNIPHIER_SD_SECCNT 0x014 /* sector counter */
  35. #define UNIPHIER_SD_RSP10 0x018 /* response[39:8] */
  36. #define UNIPHIER_SD_RSP32 0x020 /* response[71:40] */
  37. #define UNIPHIER_SD_RSP54 0x028 /* response[103:72] */
  38. #define UNIPHIER_SD_RSP76 0x030 /* response[127:104] */
  39. #define UNIPHIER_SD_INFO1 0x038 /* IRQ status 1 */
  40. #define UNIPHIER_SD_INFO1_CD BIT(5) /* state of card detect */
  41. #define UNIPHIER_SD_INFO1_INSERT BIT(4) /* card inserted */
  42. #define UNIPHIER_SD_INFO1_REMOVE BIT(3) /* card removed */
  43. #define UNIPHIER_SD_INFO1_CMP BIT(2) /* data complete */
  44. #define UNIPHIER_SD_INFO1_RSP BIT(0) /* response complete */
  45. #define UNIPHIER_SD_INFO2 0x03c /* IRQ status 2 */
  46. #define UNIPHIER_SD_INFO2_ERR_ILA BIT(15) /* illegal access err */
  47. #define UNIPHIER_SD_INFO2_CBSY BIT(14) /* command busy */
  48. #define UNIPHIER_SD_INFO2_BWE BIT(9) /* write buffer ready */
  49. #define UNIPHIER_SD_INFO2_BRE BIT(8) /* read buffer ready */
  50. #define UNIPHIER_SD_INFO2_DAT0 BIT(7) /* SDDAT0 */
  51. #define UNIPHIER_SD_INFO2_ERR_RTO BIT(6) /* response time out */
  52. #define UNIPHIER_SD_INFO2_ERR_ILR BIT(5) /* illegal read err */
  53. #define UNIPHIER_SD_INFO2_ERR_ILW BIT(4) /* illegal write err */
  54. #define UNIPHIER_SD_INFO2_ERR_TO BIT(3) /* time out error */
  55. #define UNIPHIER_SD_INFO2_ERR_END BIT(2) /* END bit error */
  56. #define UNIPHIER_SD_INFO2_ERR_CRC BIT(1) /* CRC error */
  57. #define UNIPHIER_SD_INFO2_ERR_IDX BIT(0) /* cmd index error */
  58. #define UNIPHIER_SD_INFO1_MASK 0x040
  59. #define UNIPHIER_SD_INFO2_MASK 0x044
  60. #define UNIPHIER_SD_CLKCTL 0x048 /* clock divisor */
  61. #define UNIPHIER_SD_CLKCTL_DIV_MASK 0x104ff
  62. #define UNIPHIER_SD_CLKCTL_DIV1024 BIT(16) /* SDCLK = CLK / 1024 */
  63. #define UNIPHIER_SD_CLKCTL_DIV512 BIT(7) /* SDCLK = CLK / 512 */
  64. #define UNIPHIER_SD_CLKCTL_DIV256 BIT(6) /* SDCLK = CLK / 256 */
  65. #define UNIPHIER_SD_CLKCTL_DIV128 BIT(5) /* SDCLK = CLK / 128 */
  66. #define UNIPHIER_SD_CLKCTL_DIV64 BIT(4) /* SDCLK = CLK / 64 */
  67. #define UNIPHIER_SD_CLKCTL_DIV32 BIT(3) /* SDCLK = CLK / 32 */
  68. #define UNIPHIER_SD_CLKCTL_DIV16 BIT(2) /* SDCLK = CLK / 16 */
  69. #define UNIPHIER_SD_CLKCTL_DIV8 BIT(1) /* SDCLK = CLK / 8 */
  70. #define UNIPHIER_SD_CLKCTL_DIV4 BIT(0) /* SDCLK = CLK / 4 */
  71. #define UNIPHIER_SD_CLKCTL_DIV2 0 /* SDCLK = CLK / 2 */
  72. #define UNIPHIER_SD_CLKCTL_DIV1 BIT(10) /* SDCLK = CLK */
  73. #define UNIPHIER_SD_CLKCTL_OFFEN BIT(9) /* stop SDCLK when unused */
  74. #define UNIPHIER_SD_CLKCTL_SCLKEN BIT(8) /* SDCLK output enable */
  75. #define UNIPHIER_SD_SIZE 0x04c /* block size */
  76. #define UNIPHIER_SD_OPTION 0x050
  77. #define UNIPHIER_SD_OPTION_WIDTH_MASK (5 << 13)
  78. #define UNIPHIER_SD_OPTION_WIDTH_1 (4 << 13)
  79. #define UNIPHIER_SD_OPTION_WIDTH_4 (0 << 13)
  80. #define UNIPHIER_SD_OPTION_WIDTH_8 (1 << 13)
  81. #define UNIPHIER_SD_BUF 0x060 /* read/write buffer */
  82. #define UNIPHIER_SD_EXTMODE 0x1b0
  83. #define UNIPHIER_SD_EXTMODE_DMA_EN BIT(1) /* transfer 1: DMA, 0: pio */
  84. #define UNIPHIER_SD_SOFT_RST 0x1c0
  85. #define UNIPHIER_SD_SOFT_RST_RSTX BIT(0) /* reset deassert */
  86. #define UNIPHIER_SD_VERSION 0x1c4 /* version register */
  87. #define UNIPHIER_SD_VERSION_IP 0xff /* IP version */
  88. #define UNIPHIER_SD_HOST_MODE 0x1c8
  89. #define UNIPHIER_SD_IF_MODE 0x1cc
  90. #define UNIPHIER_SD_IF_MODE_DDR BIT(0) /* DDR mode */
  91. #define UNIPHIER_SD_VOLT 0x1e4 /* voltage switch */
  92. #define UNIPHIER_SD_VOLT_MASK (3 << 0)
  93. #define UNIPHIER_SD_VOLT_OFF (0 << 0)
  94. #define UNIPHIER_SD_VOLT_330 (1 << 0)/* 3.3V signal */
  95. #define UNIPHIER_SD_VOLT_180 (2 << 0)/* 1.8V signal */
  96. #define UNIPHIER_SD_DMA_MODE 0x410
  97. #define UNIPHIER_SD_DMA_MODE_DIR_RD BIT(16) /* 1: from device, 0: to dev */
  98. #define UNIPHIER_SD_DMA_MODE_ADDR_INC BIT(0) /* 1: address inc, 0: fixed */
  99. #define UNIPHIER_SD_DMA_CTL 0x414
  100. #define UNIPHIER_SD_DMA_CTL_START BIT(0) /* start DMA (auto cleared) */
  101. #define UNIPHIER_SD_DMA_RST 0x418
  102. #define UNIPHIER_SD_DMA_RST_RD BIT(9)
  103. #define UNIPHIER_SD_DMA_RST_WR BIT(8)
  104. #define UNIPHIER_SD_DMA_INFO1 0x420
  105. #define UNIPHIER_SD_DMA_INFO1_END_RD2 BIT(20) /* DMA from device is complete*/
  106. #define UNIPHIER_SD_DMA_INFO1_END_RD BIT(17) /* Don't use! Hardware bug */
  107. #define UNIPHIER_SD_DMA_INFO1_END_WR BIT(16) /* DMA to device is complete */
  108. #define UNIPHIER_SD_DMA_INFO1_MASK 0x424
  109. #define UNIPHIER_SD_DMA_INFO2 0x428
  110. #define UNIPHIER_SD_DMA_INFO2_ERR_RD BIT(17)
  111. #define UNIPHIER_SD_DMA_INFO2_ERR_WR BIT(16)
  112. #define UNIPHIER_SD_DMA_INFO2_MASK 0x42c
  113. #define UNIPHIER_SD_DMA_ADDR_L 0x440
  114. #define UNIPHIER_SD_DMA_ADDR_H 0x444
  115. /* alignment required by the DMA engine of this controller */
  116. #define UNIPHIER_SD_DMA_MINALIGN 0x10
  117. struct uniphier_sd_plat {
  118. struct mmc_config cfg;
  119. struct mmc mmc;
  120. };
  121. struct uniphier_sd_priv {
  122. void __iomem *regbase;
  123. unsigned long mclk;
  124. unsigned int version;
  125. u32 caps;
  126. #define UNIPHIER_SD_CAP_NONREMOVABLE BIT(0) /* Nonremovable e.g. eMMC */
  127. #define UNIPHIER_SD_CAP_DMA_INTERNAL BIT(1) /* have internal DMA engine */
  128. #define UNIPHIER_SD_CAP_DIV1024 BIT(2) /* divisor 1024 is available */
  129. };
  130. static dma_addr_t __dma_map_single(void *ptr, size_t size,
  131. enum dma_data_direction dir)
  132. {
  133. unsigned long addr = (unsigned long)ptr;
  134. if (dir == DMA_FROM_DEVICE)
  135. invalidate_dcache_range(addr, addr + size);
  136. else
  137. flush_dcache_range(addr, addr + size);
  138. return addr;
  139. }
  140. static void __dma_unmap_single(dma_addr_t addr, size_t size,
  141. enum dma_data_direction dir)
  142. {
  143. if (dir != DMA_TO_DEVICE)
  144. invalidate_dcache_range(addr, addr + size);
  145. }
  146. static int uniphier_sd_check_error(struct udevice *dev)
  147. {
  148. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  149. u32 info2 = readl(priv->regbase + UNIPHIER_SD_INFO2);
  150. if (info2 & UNIPHIER_SD_INFO2_ERR_RTO) {
  151. /*
  152. * TIMEOUT must be returned for unsupported command. Do not
  153. * display error log since this might be a part of sequence to
  154. * distinguish between SD and MMC.
  155. */
  156. return -ETIMEDOUT;
  157. }
  158. if (info2 & UNIPHIER_SD_INFO2_ERR_TO) {
  159. dev_err(dev, "timeout error\n");
  160. return -ETIMEDOUT;
  161. }
  162. if (info2 & (UNIPHIER_SD_INFO2_ERR_END | UNIPHIER_SD_INFO2_ERR_CRC |
  163. UNIPHIER_SD_INFO2_ERR_IDX)) {
  164. dev_err(dev, "communication out of sync\n");
  165. return -EILSEQ;
  166. }
  167. if (info2 & (UNIPHIER_SD_INFO2_ERR_ILA | UNIPHIER_SD_INFO2_ERR_ILR |
  168. UNIPHIER_SD_INFO2_ERR_ILW)) {
  169. dev_err(dev, "illegal access\n");
  170. return -EIO;
  171. }
  172. return 0;
  173. }
  174. static int uniphier_sd_wait_for_irq(struct udevice *dev, unsigned int reg,
  175. u32 flag)
  176. {
  177. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  178. long wait = 1000000;
  179. int ret;
  180. while (!(readl(priv->regbase + reg) & flag)) {
  181. if (wait-- < 0) {
  182. dev_err(dev, "timeout\n");
  183. return -ETIMEDOUT;
  184. }
  185. ret = uniphier_sd_check_error(dev);
  186. if (ret)
  187. return ret;
  188. udelay(1);
  189. }
  190. return 0;
  191. }
  192. static int uniphier_sd_pio_read_one_block(struct udevice *dev, u32 **pbuf,
  193. uint blocksize)
  194. {
  195. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  196. int i, ret;
  197. /* wait until the buffer is filled with data */
  198. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
  199. UNIPHIER_SD_INFO2_BRE);
  200. if (ret)
  201. return ret;
  202. /*
  203. * Clear the status flag _before_ read the buffer out because
  204. * UNIPHIER_SD_INFO2_BRE is edge-triggered, not level-triggered.
  205. */
  206. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  207. if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
  208. for (i = 0; i < blocksize / 4; i++)
  209. *(*pbuf)++ = readl(priv->regbase + UNIPHIER_SD_BUF);
  210. } else {
  211. for (i = 0; i < blocksize / 4; i++)
  212. put_unaligned(readl(priv->regbase + UNIPHIER_SD_BUF),
  213. (*pbuf)++);
  214. }
  215. return 0;
  216. }
  217. static int uniphier_sd_pio_write_one_block(struct udevice *dev,
  218. const u32 **pbuf, uint blocksize)
  219. {
  220. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  221. int i, ret;
  222. /* wait until the buffer becomes empty */
  223. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
  224. UNIPHIER_SD_INFO2_BWE);
  225. if (ret)
  226. return ret;
  227. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  228. if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
  229. for (i = 0; i < blocksize / 4; i++)
  230. writel(*(*pbuf)++, priv->regbase + UNIPHIER_SD_BUF);
  231. } else {
  232. for (i = 0; i < blocksize / 4; i++)
  233. writel(get_unaligned((*pbuf)++),
  234. priv->regbase + UNIPHIER_SD_BUF);
  235. }
  236. return 0;
  237. }
  238. static int uniphier_sd_pio_xfer(struct udevice *dev, struct mmc_data *data)
  239. {
  240. u32 *dest = (u32 *)data->dest;
  241. const u32 *src = (const u32 *)data->src;
  242. int i, ret;
  243. for (i = 0; i < data->blocks; i++) {
  244. if (data->flags & MMC_DATA_READ)
  245. ret = uniphier_sd_pio_read_one_block(dev, &dest,
  246. data->blocksize);
  247. else
  248. ret = uniphier_sd_pio_write_one_block(dev, &src,
  249. data->blocksize);
  250. if (ret)
  251. return ret;
  252. }
  253. return 0;
  254. }
  255. static void uniphier_sd_dma_start(struct uniphier_sd_priv *priv,
  256. dma_addr_t dma_addr)
  257. {
  258. u32 tmp;
  259. writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO1);
  260. writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO2);
  261. /* enable DMA */
  262. tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
  263. tmp |= UNIPHIER_SD_EXTMODE_DMA_EN;
  264. writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
  265. writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_L);
  266. /* suppress the warning "right shift count >= width of type" */
  267. dma_addr >>= min_t(int, 32, 8 * sizeof(dma_addr));
  268. writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_H);
  269. writel(UNIPHIER_SD_DMA_CTL_START, priv->regbase + UNIPHIER_SD_DMA_CTL);
  270. }
  271. static int uniphier_sd_dma_wait_for_irq(struct udevice *dev, u32 flag,
  272. unsigned int blocks)
  273. {
  274. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  275. long wait = 1000000 + 10 * blocks;
  276. while (!(readl(priv->regbase + UNIPHIER_SD_DMA_INFO1) & flag)) {
  277. if (wait-- < 0) {
  278. dev_err(dev, "timeout during DMA\n");
  279. return -ETIMEDOUT;
  280. }
  281. udelay(10);
  282. }
  283. if (readl(priv->regbase + UNIPHIER_SD_DMA_INFO2)) {
  284. dev_err(dev, "error during DMA\n");
  285. return -EIO;
  286. }
  287. return 0;
  288. }
  289. static int uniphier_sd_dma_xfer(struct udevice *dev, struct mmc_data *data)
  290. {
  291. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  292. size_t len = data->blocks * data->blocksize;
  293. void *buf;
  294. enum dma_data_direction dir;
  295. dma_addr_t dma_addr;
  296. u32 poll_flag, tmp;
  297. int ret;
  298. tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
  299. if (data->flags & MMC_DATA_READ) {
  300. buf = data->dest;
  301. dir = DMA_FROM_DEVICE;
  302. poll_flag = UNIPHIER_SD_DMA_INFO1_END_RD2;
  303. tmp |= UNIPHIER_SD_DMA_MODE_DIR_RD;
  304. } else {
  305. buf = (void *)data->src;
  306. dir = DMA_TO_DEVICE;
  307. poll_flag = UNIPHIER_SD_DMA_INFO1_END_WR;
  308. tmp &= ~UNIPHIER_SD_DMA_MODE_DIR_RD;
  309. }
  310. writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
  311. dma_addr = __dma_map_single(buf, len, dir);
  312. uniphier_sd_dma_start(priv, dma_addr);
  313. ret = uniphier_sd_dma_wait_for_irq(dev, poll_flag, data->blocks);
  314. __dma_unmap_single(dma_addr, len, dir);
  315. return ret;
  316. }
  317. /* check if the address is DMA'able */
  318. static bool uniphier_sd_addr_is_dmaable(unsigned long addr)
  319. {
  320. if (!IS_ALIGNED(addr, UNIPHIER_SD_DMA_MINALIGN))
  321. return false;
  322. #if defined(CONFIG_ARCH_UNIPHIER) && !defined(CONFIG_ARM64) && \
  323. defined(CONFIG_SPL_BUILD)
  324. /*
  325. * For UniPhier ARMv7 SoCs, the stack is allocated in the locked ways
  326. * of L2, which is unreachable from the DMA engine.
  327. */
  328. if (addr < CONFIG_SPL_STACK)
  329. return false;
  330. #endif
  331. return true;
  332. }
  333. static int uniphier_sd_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  334. struct mmc_data *data)
  335. {
  336. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  337. int ret;
  338. u32 tmp;
  339. if (readl(priv->regbase + UNIPHIER_SD_INFO2) & UNIPHIER_SD_INFO2_CBSY) {
  340. dev_err(dev, "command busy\n");
  341. return -EBUSY;
  342. }
  343. /* clear all status flags */
  344. writel(0, priv->regbase + UNIPHIER_SD_INFO1);
  345. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  346. /* disable DMA once */
  347. tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
  348. tmp &= ~UNIPHIER_SD_EXTMODE_DMA_EN;
  349. writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
  350. writel(cmd->cmdarg, priv->regbase + UNIPHIER_SD_ARG);
  351. tmp = cmd->cmdidx;
  352. if (data) {
  353. writel(data->blocksize, priv->regbase + UNIPHIER_SD_SIZE);
  354. writel(data->blocks, priv->regbase + UNIPHIER_SD_SECCNT);
  355. /* Do not send CMD12 automatically */
  356. tmp |= UNIPHIER_SD_CMD_NOSTOP | UNIPHIER_SD_CMD_DATA;
  357. if (data->blocks > 1)
  358. tmp |= UNIPHIER_SD_CMD_MULTI;
  359. if (data->flags & MMC_DATA_READ)
  360. tmp |= UNIPHIER_SD_CMD_RD;
  361. }
  362. /*
  363. * Do not use the response type auto-detection on this hardware.
  364. * CMD8, for example, has different response types on SD and eMMC,
  365. * while this controller always assumes the response type for SD.
  366. * Set the response type manually.
  367. */
  368. switch (cmd->resp_type) {
  369. case MMC_RSP_NONE:
  370. tmp |= UNIPHIER_SD_CMD_RSP_NONE;
  371. break;
  372. case MMC_RSP_R1:
  373. tmp |= UNIPHIER_SD_CMD_RSP_R1;
  374. break;
  375. case MMC_RSP_R1b:
  376. tmp |= UNIPHIER_SD_CMD_RSP_R1B;
  377. break;
  378. case MMC_RSP_R2:
  379. tmp |= UNIPHIER_SD_CMD_RSP_R2;
  380. break;
  381. case MMC_RSP_R3:
  382. tmp |= UNIPHIER_SD_CMD_RSP_R3;
  383. break;
  384. default:
  385. dev_err(dev, "unknown response type\n");
  386. return -EINVAL;
  387. }
  388. dev_dbg(dev, "sending CMD%d (SD_CMD=%08x, SD_ARG=%08x)\n",
  389. cmd->cmdidx, tmp, cmd->cmdarg);
  390. writel(tmp, priv->regbase + UNIPHIER_SD_CMD);
  391. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
  392. UNIPHIER_SD_INFO1_RSP);
  393. if (ret)
  394. return ret;
  395. if (cmd->resp_type & MMC_RSP_136) {
  396. u32 rsp_127_104 = readl(priv->regbase + UNIPHIER_SD_RSP76);
  397. u32 rsp_103_72 = readl(priv->regbase + UNIPHIER_SD_RSP54);
  398. u32 rsp_71_40 = readl(priv->regbase + UNIPHIER_SD_RSP32);
  399. u32 rsp_39_8 = readl(priv->regbase + UNIPHIER_SD_RSP10);
  400. cmd->response[0] = (rsp_127_104 & 0xffffff) << 8 |
  401. (rsp_103_72 & 0xff);
  402. cmd->response[1] = (rsp_103_72 & 0xffffff) << 8 |
  403. (rsp_71_40 & 0xff);
  404. cmd->response[2] = (rsp_71_40 & 0xffffff) << 8 |
  405. (rsp_39_8 & 0xff);
  406. cmd->response[3] = (rsp_39_8 & 0xffffff) << 8;
  407. } else {
  408. /* bit 39-8 */
  409. cmd->response[0] = readl(priv->regbase + UNIPHIER_SD_RSP10);
  410. }
  411. if (data) {
  412. /* use DMA if the HW supports it and the buffer is aligned */
  413. if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL &&
  414. uniphier_sd_addr_is_dmaable((long)data->src))
  415. ret = uniphier_sd_dma_xfer(dev, data);
  416. else
  417. ret = uniphier_sd_pio_xfer(dev, data);
  418. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
  419. UNIPHIER_SD_INFO1_CMP);
  420. if (ret)
  421. return ret;
  422. }
  423. return ret;
  424. }
  425. static int uniphier_sd_set_bus_width(struct uniphier_sd_priv *priv,
  426. struct mmc *mmc)
  427. {
  428. u32 val, tmp;
  429. switch (mmc->bus_width) {
  430. case 1:
  431. val = UNIPHIER_SD_OPTION_WIDTH_1;
  432. break;
  433. case 4:
  434. val = UNIPHIER_SD_OPTION_WIDTH_4;
  435. break;
  436. case 8:
  437. val = UNIPHIER_SD_OPTION_WIDTH_8;
  438. break;
  439. default:
  440. return -EINVAL;
  441. }
  442. tmp = readl(priv->regbase + UNIPHIER_SD_OPTION);
  443. tmp &= ~UNIPHIER_SD_OPTION_WIDTH_MASK;
  444. tmp |= val;
  445. writel(tmp, priv->regbase + UNIPHIER_SD_OPTION);
  446. return 0;
  447. }
  448. static void uniphier_sd_set_ddr_mode(struct uniphier_sd_priv *priv,
  449. struct mmc *mmc)
  450. {
  451. u32 tmp;
  452. tmp = readl(priv->regbase + UNIPHIER_SD_IF_MODE);
  453. if (mmc->ddr_mode)
  454. tmp |= UNIPHIER_SD_IF_MODE_DDR;
  455. else
  456. tmp &= ~UNIPHIER_SD_IF_MODE_DDR;
  457. writel(tmp, priv->regbase + UNIPHIER_SD_IF_MODE);
  458. }
  459. static void uniphier_sd_set_clk_rate(struct uniphier_sd_priv *priv,
  460. struct mmc *mmc)
  461. {
  462. unsigned int divisor;
  463. u32 val, tmp;
  464. if (!mmc->clock)
  465. return;
  466. divisor = DIV_ROUND_UP(priv->mclk, mmc->clock);
  467. if (divisor <= 1)
  468. val = UNIPHIER_SD_CLKCTL_DIV1;
  469. else if (divisor <= 2)
  470. val = UNIPHIER_SD_CLKCTL_DIV2;
  471. else if (divisor <= 4)
  472. val = UNIPHIER_SD_CLKCTL_DIV4;
  473. else if (divisor <= 8)
  474. val = UNIPHIER_SD_CLKCTL_DIV8;
  475. else if (divisor <= 16)
  476. val = UNIPHIER_SD_CLKCTL_DIV16;
  477. else if (divisor <= 32)
  478. val = UNIPHIER_SD_CLKCTL_DIV32;
  479. else if (divisor <= 64)
  480. val = UNIPHIER_SD_CLKCTL_DIV64;
  481. else if (divisor <= 128)
  482. val = UNIPHIER_SD_CLKCTL_DIV128;
  483. else if (divisor <= 256)
  484. val = UNIPHIER_SD_CLKCTL_DIV256;
  485. else if (divisor <= 512 || !(priv->caps & UNIPHIER_SD_CAP_DIV1024))
  486. val = UNIPHIER_SD_CLKCTL_DIV512;
  487. else
  488. val = UNIPHIER_SD_CLKCTL_DIV1024;
  489. tmp = readl(priv->regbase + UNIPHIER_SD_CLKCTL);
  490. if (tmp & UNIPHIER_SD_CLKCTL_SCLKEN &&
  491. (tmp & UNIPHIER_SD_CLKCTL_DIV_MASK) == val)
  492. return;
  493. /* stop the clock before changing its rate to avoid a glitch signal */
  494. tmp &= ~UNIPHIER_SD_CLKCTL_SCLKEN;
  495. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  496. tmp &= ~UNIPHIER_SD_CLKCTL_DIV_MASK;
  497. tmp |= val | UNIPHIER_SD_CLKCTL_OFFEN;
  498. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  499. tmp |= UNIPHIER_SD_CLKCTL_SCLKEN;
  500. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  501. udelay(1000);
  502. return 0;
  503. }
  504. static int uniphier_sd_set_ios(struct udevice *dev)
  505. {
  506. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  507. struct mmc *mmc = mmc_get_mmc_dev(dev);
  508. int ret;
  509. dev_dbg(dev, "clock %uHz, DDRmode %d, width %u\n",
  510. mmc->clock, mmc->ddr_mode, mmc->bus_width);
  511. ret = uniphier_sd_set_bus_width(priv, mmc);
  512. if (ret)
  513. return ret;
  514. uniphier_sd_set_ddr_mode(priv, mmc);
  515. uniphier_sd_set_clk_rate(priv, mmc);
  516. return 0;
  517. }
  518. static int uniphier_sd_get_cd(struct udevice *dev)
  519. {
  520. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  521. if (priv->caps & UNIPHIER_SD_CAP_NONREMOVABLE)
  522. return 1;
  523. return !!(readl(priv->regbase + UNIPHIER_SD_INFO1) &
  524. UNIPHIER_SD_INFO1_CD);
  525. }
  526. static const struct dm_mmc_ops uniphier_sd_ops = {
  527. .send_cmd = uniphier_sd_send_cmd,
  528. .set_ios = uniphier_sd_set_ios,
  529. .get_cd = uniphier_sd_get_cd,
  530. };
  531. static void uniphier_sd_host_init(struct uniphier_sd_priv *priv)
  532. {
  533. u32 tmp;
  534. /* soft reset of the host */
  535. tmp = readl(priv->regbase + UNIPHIER_SD_SOFT_RST);
  536. tmp &= ~UNIPHIER_SD_SOFT_RST_RSTX;
  537. writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
  538. tmp |= UNIPHIER_SD_SOFT_RST_RSTX;
  539. writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
  540. /* FIXME: implement eMMC hw_reset */
  541. writel(UNIPHIER_SD_STOP_SEC, priv->regbase + UNIPHIER_SD_STOP);
  542. /*
  543. * Connected to 32bit AXI.
  544. * This register dropped backward compatibility at version 0x10.
  545. * Write an appropriate value depending on the IP version.
  546. */
  547. writel(priv->version >= 0x10 ? 0x00000101 : 0x00000000,
  548. priv->regbase + UNIPHIER_SD_HOST_MODE);
  549. if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL) {
  550. tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
  551. tmp |= UNIPHIER_SD_DMA_MODE_ADDR_INC;
  552. writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
  553. }
  554. }
  555. static int uniphier_sd_bind(struct udevice *dev)
  556. {
  557. struct uniphier_sd_plat *plat = dev_get_platdata(dev);
  558. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  559. }
  560. static int uniphier_sd_probe(struct udevice *dev)
  561. {
  562. struct uniphier_sd_plat *plat = dev_get_platdata(dev);
  563. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  564. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  565. fdt_addr_t base;
  566. struct clk clk;
  567. int ret;
  568. base = dev_get_addr(dev);
  569. if (base == FDT_ADDR_T_NONE)
  570. return -EINVAL;
  571. priv->regbase = devm_ioremap(dev, base, SZ_2K);
  572. if (!priv->regbase)
  573. return -ENOMEM;
  574. ret = clk_get_by_index(dev, 0, &clk);
  575. if (ret < 0) {
  576. dev_err(dev, "failed to get host clock\n");
  577. return ret;
  578. }
  579. /* set to max rate */
  580. priv->mclk = clk_set_rate(&clk, ULONG_MAX);
  581. if (IS_ERR_VALUE(priv->mclk)) {
  582. dev_err(dev, "failed to set rate for host clock\n");
  583. clk_free(&clk);
  584. return priv->mclk;
  585. }
  586. ret = clk_enable(&clk);
  587. clk_free(&clk);
  588. if (ret) {
  589. dev_err(dev, "failed to enable host clock\n");
  590. return ret;
  591. }
  592. plat->cfg.name = dev->name;
  593. plat->cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  594. switch (fdtdec_get_int(gd->fdt_blob, dev->of_offset, "bus-width", 1)) {
  595. case 8:
  596. plat->cfg.host_caps |= MMC_MODE_8BIT;
  597. break;
  598. case 4:
  599. plat->cfg.host_caps |= MMC_MODE_4BIT;
  600. break;
  601. case 1:
  602. break;
  603. default:
  604. dev_err(dev, "Invalid \"bus-width\" value\n");
  605. return -EINVAL;
  606. }
  607. if (fdt_get_property(gd->fdt_blob, dev->of_offset, "non-removable",
  608. NULL))
  609. priv->caps |= UNIPHIER_SD_CAP_NONREMOVABLE;
  610. priv->version = readl(priv->regbase + UNIPHIER_SD_VERSION) &
  611. UNIPHIER_SD_VERSION_IP;
  612. dev_dbg(dev, "version %x\n", priv->version);
  613. if (priv->version >= 0x10) {
  614. priv->caps |= UNIPHIER_SD_CAP_DMA_INTERNAL;
  615. priv->caps |= UNIPHIER_SD_CAP_DIV1024;
  616. }
  617. uniphier_sd_host_init(priv);
  618. plat->cfg.voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34;
  619. plat->cfg.f_min = priv->mclk /
  620. (priv->caps & UNIPHIER_SD_CAP_DIV1024 ? 1024 : 512);
  621. plat->cfg.f_max = priv->mclk;
  622. plat->cfg.b_max = U32_MAX; /* max value of UNIPHIER_SD_SECCNT */
  623. upriv->mmc = &plat->mmc;
  624. return 0;
  625. }
  626. static const struct udevice_id uniphier_sd_match[] = {
  627. { .compatible = "socionext,uniphier-sdhc" },
  628. { /* sentinel */ }
  629. };
  630. U_BOOT_DRIVER(uniphier_mmc) = {
  631. .name = "uniphier-mmc",
  632. .id = UCLASS_MMC,
  633. .of_match = uniphier_sd_match,
  634. .bind = uniphier_sd_bind,
  635. .probe = uniphier_sd_probe,
  636. .priv_auto_alloc_size = sizeof(struct uniphier_sd_priv),
  637. .platdata_auto_alloc_size = sizeof(struct uniphier_sd_plat),
  638. .ops = &uniphier_sd_ops,
  639. };