sh_sdhi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * drivers/mmc/sh_sdhi.c
  3. *
  4. * SD/MMC driver for Renesas rmobile ARM SoCs.
  5. *
  6. * Copyright (C) 2011,2013-2014 Renesas Electronics Corporation
  7. * Copyright (C) 2014 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  8. * Copyright (C) 2008-2009 Renesas Solutions Corp.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0
  11. */
  12. #include <common.h>
  13. #include <malloc.h>
  14. #include <mmc.h>
  15. #include <linux/errno.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/rmobile.h>
  18. #include <asm/arch/sh_sdhi.h>
  19. #define DRIVER_NAME "sh-sdhi"
  20. struct sh_sdhi_host {
  21. unsigned long addr;
  22. int ch;
  23. int bus_shift;
  24. unsigned long quirks;
  25. unsigned char wait_int;
  26. unsigned char sd_error;
  27. unsigned char detect_waiting;
  28. };
  29. static inline void sh_sdhi_writew(struct sh_sdhi_host *host, int reg, u16 val)
  30. {
  31. writew(val, host->addr + (reg << host->bus_shift));
  32. }
  33. static inline u16 sh_sdhi_readw(struct sh_sdhi_host *host, int reg)
  34. {
  35. return readw(host->addr + (reg << host->bus_shift));
  36. }
  37. static void *mmc_priv(struct mmc *mmc)
  38. {
  39. return (void *)mmc->priv;
  40. }
  41. static void sh_sdhi_detect(struct sh_sdhi_host *host)
  42. {
  43. sh_sdhi_writew(host, SDHI_OPTION,
  44. OPT_BUS_WIDTH_1 | sh_sdhi_readw(host, SDHI_OPTION));
  45. host->detect_waiting = 0;
  46. }
  47. static int sh_sdhi_intr(void *dev_id)
  48. {
  49. struct sh_sdhi_host *host = dev_id;
  50. int state1 = 0, state2 = 0;
  51. state1 = sh_sdhi_readw(host, SDHI_INFO1);
  52. state2 = sh_sdhi_readw(host, SDHI_INFO2);
  53. debug("%s: state1 = %x, state2 = %x\n", __func__, state1, state2);
  54. /* CARD Insert */
  55. if (state1 & INFO1_CARD_IN) {
  56. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_CARD_IN);
  57. if (!host->detect_waiting) {
  58. host->detect_waiting = 1;
  59. sh_sdhi_detect(host);
  60. }
  61. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  62. INFO1M_ACCESS_END | INFO1M_CARD_IN |
  63. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  64. return -EAGAIN;
  65. }
  66. /* CARD Removal */
  67. if (state1 & INFO1_CARD_RE) {
  68. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_CARD_RE);
  69. if (!host->detect_waiting) {
  70. host->detect_waiting = 1;
  71. sh_sdhi_detect(host);
  72. }
  73. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  74. INFO1M_ACCESS_END | INFO1M_CARD_RE |
  75. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  76. sh_sdhi_writew(host, SDHI_SDIO_INFO1_MASK, SDIO_INFO1M_ON);
  77. sh_sdhi_writew(host, SDHI_SDIO_MODE, SDIO_MODE_OFF);
  78. return -EAGAIN;
  79. }
  80. if (state2 & INFO2_ALL_ERR) {
  81. sh_sdhi_writew(host, SDHI_INFO2,
  82. (unsigned short)~(INFO2_ALL_ERR));
  83. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  84. INFO2M_ALL_ERR |
  85. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  86. host->sd_error = 1;
  87. host->wait_int = 1;
  88. return 0;
  89. }
  90. /* Respons End */
  91. if (state1 & INFO1_RESP_END) {
  92. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_RESP_END);
  93. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  94. INFO1M_RESP_END |
  95. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  96. host->wait_int = 1;
  97. return 0;
  98. }
  99. /* SD_BUF Read Enable */
  100. if (state2 & INFO2_BRE_ENABLE) {
  101. sh_sdhi_writew(host, SDHI_INFO2, ~INFO2_BRE_ENABLE);
  102. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  103. INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ |
  104. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  105. host->wait_int = 1;
  106. return 0;
  107. }
  108. /* SD_BUF Write Enable */
  109. if (state2 & INFO2_BWE_ENABLE) {
  110. sh_sdhi_writew(host, SDHI_INFO2, ~INFO2_BWE_ENABLE);
  111. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  112. INFO2_BWE_ENABLE | INFO2M_BUF_ILL_WRITE |
  113. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  114. host->wait_int = 1;
  115. return 0;
  116. }
  117. /* Access End */
  118. if (state1 & INFO1_ACCESS_END) {
  119. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_ACCESS_END);
  120. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  121. INFO1_ACCESS_END |
  122. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  123. host->wait_int = 1;
  124. return 0;
  125. }
  126. return -EAGAIN;
  127. }
  128. static int sh_sdhi_wait_interrupt_flag(struct sh_sdhi_host *host)
  129. {
  130. int timeout = 10000000;
  131. while (1) {
  132. timeout--;
  133. if (timeout < 0) {
  134. debug(DRIVER_NAME": %s timeout\n", __func__);
  135. return 0;
  136. }
  137. if (!sh_sdhi_intr(host))
  138. break;
  139. udelay(1); /* 1 usec */
  140. }
  141. return 1; /* Return value: NOT 0 = complete waiting */
  142. }
  143. static int sh_sdhi_clock_control(struct sh_sdhi_host *host, unsigned long clk)
  144. {
  145. u32 clkdiv, i, timeout;
  146. if (sh_sdhi_readw(host, SDHI_INFO2) & (1 << 14)) {
  147. printf(DRIVER_NAME": Busy state ! Cannot change the clock\n");
  148. return -EBUSY;
  149. }
  150. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  151. ~CLK_ENABLE & sh_sdhi_readw(host, SDHI_CLK_CTRL));
  152. if (clk == 0)
  153. return -EIO;
  154. clkdiv = 0x80;
  155. i = CONFIG_SH_SDHI_FREQ >> (0x8 + 1);
  156. for (; clkdiv && clk >= (i << 1); (clkdiv >>= 1))
  157. i <<= 1;
  158. sh_sdhi_writew(host, SDHI_CLK_CTRL, clkdiv);
  159. timeout = 100000;
  160. /* Waiting for SD Bus busy to be cleared */
  161. while (timeout--) {
  162. if ((sh_sdhi_readw(host, SDHI_INFO2) & 0x2000))
  163. break;
  164. }
  165. if (timeout)
  166. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  167. CLK_ENABLE | sh_sdhi_readw(host, SDHI_CLK_CTRL));
  168. else
  169. return -EBUSY;
  170. return 0;
  171. }
  172. static int sh_sdhi_sync_reset(struct sh_sdhi_host *host)
  173. {
  174. u32 timeout;
  175. sh_sdhi_writew(host, SDHI_SOFT_RST, SOFT_RST_ON);
  176. sh_sdhi_writew(host, SDHI_SOFT_RST, SOFT_RST_OFF);
  177. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  178. CLK_ENABLE | sh_sdhi_readw(host, SDHI_CLK_CTRL));
  179. timeout = 100000;
  180. while (timeout--) {
  181. if (!(sh_sdhi_readw(host, SDHI_INFO2) & INFO2_CBUSY))
  182. break;
  183. udelay(100);
  184. }
  185. if (!timeout)
  186. return -EBUSY;
  187. if (host->quirks & SH_SDHI_QUIRK_16BIT_BUF)
  188. sh_sdhi_writew(host, SDHI_HOST_MODE, 1);
  189. return 0;
  190. }
  191. static int sh_sdhi_error_manage(struct sh_sdhi_host *host)
  192. {
  193. unsigned short e_state1, e_state2;
  194. int ret;
  195. host->sd_error = 0;
  196. host->wait_int = 0;
  197. e_state1 = sh_sdhi_readw(host, SDHI_ERR_STS1);
  198. e_state2 = sh_sdhi_readw(host, SDHI_ERR_STS2);
  199. if (e_state2 & ERR_STS2_SYS_ERROR) {
  200. if (e_state2 & ERR_STS2_RES_STOP_TIMEOUT)
  201. ret = -ETIMEDOUT;
  202. else
  203. ret = -EILSEQ;
  204. debug("%s: ERR_STS2 = %04x\n",
  205. DRIVER_NAME, sh_sdhi_readw(host, SDHI_ERR_STS2));
  206. sh_sdhi_sync_reset(host);
  207. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  208. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  209. return ret;
  210. }
  211. if (e_state1 & ERR_STS1_CRC_ERROR || e_state1 & ERR_STS1_CMD_ERROR)
  212. ret = -EILSEQ;
  213. else
  214. ret = -ETIMEDOUT;
  215. debug("%s: ERR_STS1 = %04x\n",
  216. DRIVER_NAME, sh_sdhi_readw(host, SDHI_ERR_STS1));
  217. sh_sdhi_sync_reset(host);
  218. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  219. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  220. return ret;
  221. }
  222. static int sh_sdhi_single_read(struct sh_sdhi_host *host, struct mmc_data *data)
  223. {
  224. long time;
  225. unsigned short blocksize, i;
  226. unsigned short *p = (unsigned short *)data->dest;
  227. if ((unsigned long)p & 0x00000001) {
  228. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  229. __func__);
  230. return -EIO;
  231. }
  232. host->wait_int = 0;
  233. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  234. ~(INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ) &
  235. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  236. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  237. ~INFO1M_ACCESS_END &
  238. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  239. time = sh_sdhi_wait_interrupt_flag(host);
  240. if (time == 0 || host->sd_error != 0)
  241. return sh_sdhi_error_manage(host);
  242. host->wait_int = 0;
  243. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  244. for (i = 0; i < blocksize / 2; i++)
  245. *p++ = sh_sdhi_readw(host, SDHI_BUF0);
  246. time = sh_sdhi_wait_interrupt_flag(host);
  247. if (time == 0 || host->sd_error != 0)
  248. return sh_sdhi_error_manage(host);
  249. host->wait_int = 0;
  250. return 0;
  251. }
  252. static int sh_sdhi_multi_read(struct sh_sdhi_host *host, struct mmc_data *data)
  253. {
  254. long time;
  255. unsigned short blocksize, i, sec;
  256. unsigned short *p = (unsigned short *)data->dest;
  257. if ((unsigned long)p & 0x00000001) {
  258. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  259. __func__);
  260. return -EIO;
  261. }
  262. debug("%s: blocks = %d, blocksize = %d\n",
  263. __func__, data->blocks, data->blocksize);
  264. host->wait_int = 0;
  265. for (sec = 0; sec < data->blocks; sec++) {
  266. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  267. ~(INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ) &
  268. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  269. time = sh_sdhi_wait_interrupt_flag(host);
  270. if (time == 0 || host->sd_error != 0)
  271. return sh_sdhi_error_manage(host);
  272. host->wait_int = 0;
  273. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  274. for (i = 0; i < blocksize / 2; i++)
  275. *p++ = sh_sdhi_readw(host, SDHI_BUF0);
  276. }
  277. return 0;
  278. }
  279. static int sh_sdhi_single_write(struct sh_sdhi_host *host,
  280. struct mmc_data *data)
  281. {
  282. long time;
  283. unsigned short blocksize, i;
  284. const unsigned short *p = (const unsigned short *)data->src;
  285. if ((unsigned long)p & 0x00000001) {
  286. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  287. __func__);
  288. return -EIO;
  289. }
  290. debug("%s: blocks = %d, blocksize = %d\n",
  291. __func__, data->blocks, data->blocksize);
  292. host->wait_int = 0;
  293. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  294. ~(INFO2M_BWE_ENABLE | INFO2M_BUF_ILL_WRITE) &
  295. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  296. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  297. ~INFO1M_ACCESS_END &
  298. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  299. time = sh_sdhi_wait_interrupt_flag(host);
  300. if (time == 0 || host->sd_error != 0)
  301. return sh_sdhi_error_manage(host);
  302. host->wait_int = 0;
  303. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  304. for (i = 0; i < blocksize / 2; i++)
  305. sh_sdhi_writew(host, SDHI_BUF0, *p++);
  306. time = sh_sdhi_wait_interrupt_flag(host);
  307. if (time == 0 || host->sd_error != 0)
  308. return sh_sdhi_error_manage(host);
  309. host->wait_int = 0;
  310. return 0;
  311. }
  312. static int sh_sdhi_multi_write(struct sh_sdhi_host *host, struct mmc_data *data)
  313. {
  314. long time;
  315. unsigned short i, sec, blocksize;
  316. const unsigned short *p = (const unsigned short *)data->src;
  317. debug("%s: blocks = %d, blocksize = %d\n",
  318. __func__, data->blocks, data->blocksize);
  319. host->wait_int = 0;
  320. for (sec = 0; sec < data->blocks; sec++) {
  321. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  322. ~(INFO2M_BWE_ENABLE | INFO2M_BUF_ILL_WRITE) &
  323. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  324. time = sh_sdhi_wait_interrupt_flag(host);
  325. if (time == 0 || host->sd_error != 0)
  326. return sh_sdhi_error_manage(host);
  327. host->wait_int = 0;
  328. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  329. for (i = 0; i < blocksize / 2; i++)
  330. sh_sdhi_writew(host, SDHI_BUF0, *p++);
  331. }
  332. return 0;
  333. }
  334. static void sh_sdhi_get_response(struct sh_sdhi_host *host, struct mmc_cmd *cmd)
  335. {
  336. unsigned short i, j, cnt = 1;
  337. unsigned short resp[8];
  338. if (cmd->resp_type & MMC_RSP_136) {
  339. cnt = 4;
  340. resp[0] = sh_sdhi_readw(host, SDHI_RSP00);
  341. resp[1] = sh_sdhi_readw(host, SDHI_RSP01);
  342. resp[2] = sh_sdhi_readw(host, SDHI_RSP02);
  343. resp[3] = sh_sdhi_readw(host, SDHI_RSP03);
  344. resp[4] = sh_sdhi_readw(host, SDHI_RSP04);
  345. resp[5] = sh_sdhi_readw(host, SDHI_RSP05);
  346. resp[6] = sh_sdhi_readw(host, SDHI_RSP06);
  347. resp[7] = sh_sdhi_readw(host, SDHI_RSP07);
  348. /* SDHI REGISTER SPECIFICATION */
  349. for (i = 7, j = 6; i > 0; i--) {
  350. resp[i] = (resp[i] << 8) & 0xff00;
  351. resp[i] |= (resp[j--] >> 8) & 0x00ff;
  352. }
  353. resp[0] = (resp[0] << 8) & 0xff00;
  354. } else {
  355. resp[0] = sh_sdhi_readw(host, SDHI_RSP00);
  356. resp[1] = sh_sdhi_readw(host, SDHI_RSP01);
  357. }
  358. #if defined(__BIG_ENDIAN_BITFIELD)
  359. if (cnt == 4) {
  360. cmd->response[0] = (resp[6] << 16) | resp[7];
  361. cmd->response[1] = (resp[4] << 16) | resp[5];
  362. cmd->response[2] = (resp[2] << 16) | resp[3];
  363. cmd->response[3] = (resp[0] << 16) | resp[1];
  364. } else {
  365. cmd->response[0] = (resp[0] << 16) | resp[1];
  366. }
  367. #else
  368. if (cnt == 4) {
  369. cmd->response[0] = (resp[7] << 16) | resp[6];
  370. cmd->response[1] = (resp[5] << 16) | resp[4];
  371. cmd->response[2] = (resp[3] << 16) | resp[2];
  372. cmd->response[3] = (resp[1] << 16) | resp[0];
  373. } else {
  374. cmd->response[0] = (resp[1] << 16) | resp[0];
  375. }
  376. #endif /* __BIG_ENDIAN_BITFIELD */
  377. }
  378. static unsigned short sh_sdhi_set_cmd(struct sh_sdhi_host *host,
  379. struct mmc_data *data, unsigned short opc)
  380. {
  381. switch (opc) {
  382. case SD_CMD_APP_SEND_OP_COND:
  383. case SD_CMD_APP_SEND_SCR:
  384. opc |= SDHI_APP;
  385. break;
  386. case SD_CMD_APP_SET_BUS_WIDTH:
  387. /* SD_APP_SET_BUS_WIDTH*/
  388. if (!data)
  389. opc |= SDHI_APP;
  390. else /* SD_SWITCH */
  391. opc = SDHI_SD_SWITCH;
  392. break;
  393. default:
  394. break;
  395. }
  396. return opc;
  397. }
  398. static unsigned short sh_sdhi_data_trans(struct sh_sdhi_host *host,
  399. struct mmc_data *data, unsigned short opc)
  400. {
  401. unsigned short ret;
  402. switch (opc) {
  403. case MMC_CMD_READ_MULTIPLE_BLOCK:
  404. ret = sh_sdhi_multi_read(host, data);
  405. break;
  406. case MMC_CMD_WRITE_MULTIPLE_BLOCK:
  407. ret = sh_sdhi_multi_write(host, data);
  408. break;
  409. case MMC_CMD_WRITE_SINGLE_BLOCK:
  410. ret = sh_sdhi_single_write(host, data);
  411. break;
  412. case MMC_CMD_READ_SINGLE_BLOCK:
  413. case SDHI_SD_APP_SEND_SCR:
  414. case SDHI_SD_SWITCH: /* SD_SWITCH */
  415. ret = sh_sdhi_single_read(host, data);
  416. break;
  417. default:
  418. printf(DRIVER_NAME": SD: NOT SUPPORT CMD = d'%04d\n", opc);
  419. ret = -EINVAL;
  420. break;
  421. }
  422. return ret;
  423. }
  424. static int sh_sdhi_start_cmd(struct sh_sdhi_host *host,
  425. struct mmc_data *data, struct mmc_cmd *cmd)
  426. {
  427. long time;
  428. unsigned short opc = cmd->cmdidx;
  429. int ret = 0;
  430. unsigned long timeout;
  431. debug("opc = %d, arg = %x, resp_type = %x\n",
  432. opc, cmd->cmdarg, cmd->resp_type);
  433. if (opc == MMC_CMD_STOP_TRANSMISSION) {
  434. /* SDHI sends the STOP command automatically by STOP reg */
  435. sh_sdhi_writew(host, SDHI_INFO1_MASK, ~INFO1M_ACCESS_END &
  436. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  437. time = sh_sdhi_wait_interrupt_flag(host);
  438. if (time == 0 || host->sd_error != 0)
  439. return sh_sdhi_error_manage(host);
  440. sh_sdhi_get_response(host, cmd);
  441. return 0;
  442. }
  443. if (data) {
  444. if ((opc == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  445. opc == MMC_CMD_WRITE_MULTIPLE_BLOCK) {
  446. sh_sdhi_writew(host, SDHI_STOP, STOP_SEC_ENABLE);
  447. sh_sdhi_writew(host, SDHI_SECCNT, data->blocks);
  448. }
  449. sh_sdhi_writew(host, SDHI_SIZE, data->blocksize);
  450. }
  451. opc = sh_sdhi_set_cmd(host, data, opc);
  452. /*
  453. * U-Boot cannot use interrupt.
  454. * So this flag may not be clear by timing
  455. */
  456. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_RESP_END);
  457. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  458. INFO1M_RESP_END | sh_sdhi_readw(host, SDHI_INFO1_MASK));
  459. sh_sdhi_writew(host, SDHI_ARG0,
  460. (unsigned short)(cmd->cmdarg & ARG0_MASK));
  461. sh_sdhi_writew(host, SDHI_ARG1,
  462. (unsigned short)((cmd->cmdarg >> 16) & ARG1_MASK));
  463. timeout = 100000;
  464. /* Waiting for SD Bus busy to be cleared */
  465. while (timeout--) {
  466. if ((sh_sdhi_readw(host, SDHI_INFO2) & 0x2000))
  467. break;
  468. }
  469. sh_sdhi_writew(host, SDHI_CMD, (unsigned short)(opc & CMD_MASK));
  470. host->wait_int = 0;
  471. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  472. ~INFO1M_RESP_END & sh_sdhi_readw(host, SDHI_INFO1_MASK));
  473. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  474. ~(INFO2M_CMD_ERROR | INFO2M_CRC_ERROR |
  475. INFO2M_END_ERROR | INFO2M_TIMEOUT |
  476. INFO2M_RESP_TIMEOUT | INFO2M_ILA) &
  477. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  478. time = sh_sdhi_wait_interrupt_flag(host);
  479. if (!time)
  480. return sh_sdhi_error_manage(host);
  481. if (host->sd_error) {
  482. switch (cmd->cmdidx) {
  483. case MMC_CMD_ALL_SEND_CID:
  484. case MMC_CMD_SELECT_CARD:
  485. case SD_CMD_SEND_IF_COND:
  486. case MMC_CMD_APP_CMD:
  487. ret = -ETIMEDOUT;
  488. break;
  489. default:
  490. debug(DRIVER_NAME": Cmd(d'%d) err\n", opc);
  491. debug(DRIVER_NAME": cmdidx = %d\n", cmd->cmdidx);
  492. ret = sh_sdhi_error_manage(host);
  493. break;
  494. }
  495. host->sd_error = 0;
  496. host->wait_int = 0;
  497. return ret;
  498. }
  499. if (sh_sdhi_readw(host, SDHI_INFO1) & INFO1_RESP_END)
  500. return -EINVAL;
  501. if (host->wait_int) {
  502. sh_sdhi_get_response(host, cmd);
  503. host->wait_int = 0;
  504. }
  505. if (data)
  506. ret = sh_sdhi_data_trans(host, data, opc);
  507. debug("ret = %d, resp = %08x, %08x, %08x, %08x\n",
  508. ret, cmd->response[0], cmd->response[1],
  509. cmd->response[2], cmd->response[3]);
  510. return ret;
  511. }
  512. static int sh_sdhi_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  513. struct mmc_data *data)
  514. {
  515. struct sh_sdhi_host *host = mmc_priv(mmc);
  516. int ret;
  517. host->sd_error = 0;
  518. ret = sh_sdhi_start_cmd(host, data, cmd);
  519. return ret;
  520. }
  521. static int sh_sdhi_set_ios(struct mmc *mmc)
  522. {
  523. int ret;
  524. struct sh_sdhi_host *host = mmc_priv(mmc);
  525. ret = sh_sdhi_clock_control(host, mmc->clock);
  526. if (ret)
  527. return;
  528. if (mmc->bus_width == 4)
  529. sh_sdhi_writew(host, SDHI_OPTION, ~OPT_BUS_WIDTH_1 &
  530. sh_sdhi_readw(host, SDHI_OPTION));
  531. else
  532. sh_sdhi_writew(host, SDHI_OPTION, OPT_BUS_WIDTH_1 |
  533. sh_sdhi_readw(host, SDHI_OPTION));
  534. debug("clock = %d, buswidth = %d\n", mmc->clock, mmc->bus_width);
  535. return 0;
  536. }
  537. static int sh_sdhi_initialize(struct mmc *mmc)
  538. {
  539. struct sh_sdhi_host *host = mmc_priv(mmc);
  540. int ret = sh_sdhi_sync_reset(host);
  541. sh_sdhi_writew(host, SDHI_PORTSEL, USE_1PORT);
  542. #if defined(__BIG_ENDIAN_BITFIELD)
  543. sh_sdhi_writew(host, SDHI_EXT_SWAP, SET_SWAP);
  544. #endif
  545. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  546. INFO1M_ACCESS_END | INFO1M_CARD_RE |
  547. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  548. return ret;
  549. }
  550. static const struct mmc_ops sh_sdhi_ops = {
  551. .send_cmd = sh_sdhi_send_cmd,
  552. .set_ios = sh_sdhi_set_ios,
  553. .init = sh_sdhi_initialize,
  554. };
  555. static struct mmc_config sh_sdhi_cfg = {
  556. .name = DRIVER_NAME,
  557. .ops = &sh_sdhi_ops,
  558. .f_min = CLKDEV_INIT,
  559. .f_max = CLKDEV_HS_DATA,
  560. .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
  561. .host_caps = MMC_MODE_4BIT | MMC_MODE_HS,
  562. .part_type = PART_TYPE_DOS,
  563. .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
  564. };
  565. int sh_sdhi_init(unsigned long addr, int ch, unsigned long quirks)
  566. {
  567. int ret = 0;
  568. struct mmc *mmc;
  569. struct sh_sdhi_host *host = NULL;
  570. if (ch >= CONFIG_SYS_SH_SDHI_NR_CHANNEL)
  571. return -ENODEV;
  572. host = malloc(sizeof(struct sh_sdhi_host));
  573. if (!host)
  574. return -ENOMEM;
  575. mmc = mmc_create(&sh_sdhi_cfg, host);
  576. if (!mmc) {
  577. ret = -1;
  578. goto error;
  579. }
  580. host->ch = ch;
  581. host->addr = addr;
  582. host->quirks = quirks;
  583. if (host->quirks & SH_SDHI_QUIRK_16BIT_BUF)
  584. host->bus_shift = 1;
  585. return ret;
  586. error:
  587. if (host)
  588. free(host);
  589. return ret;
  590. }