s3c_sdi.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * S3C24xx SD/MMC driver
  3. *
  4. * Based on OpenMoko S3C24xx driver by Harald Welte <laforge@openmoko.org>
  5. *
  6. * Copyright (C) 2014 Marek Vasut <marex@denx.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <malloc.h>
  12. #include <mmc.h>
  13. #include <errno.h>
  14. #include <asm/arch/s3c24x0_cpu.h>
  15. #include <asm/io.h>
  16. #include <asm/unaligned.h>
  17. #define S3C2440_SDICON_SDRESET (1 << 8)
  18. #define S3C2410_SDICON_FIFORESET (1 << 1)
  19. #define S3C2410_SDICON_CLOCKTYPE (1 << 0)
  20. #define S3C2410_SDICMDCON_LONGRSP (1 << 10)
  21. #define S3C2410_SDICMDCON_WAITRSP (1 << 9)
  22. #define S3C2410_SDICMDCON_CMDSTART (1 << 8)
  23. #define S3C2410_SDICMDCON_SENDERHOST (1 << 6)
  24. #define S3C2410_SDICMDCON_INDEX 0x3f
  25. #define S3C2410_SDICMDSTAT_CRCFAIL (1 << 12)
  26. #define S3C2410_SDICMDSTAT_CMDSENT (1 << 11)
  27. #define S3C2410_SDICMDSTAT_CMDTIMEOUT (1 << 10)
  28. #define S3C2410_SDICMDSTAT_RSPFIN (1 << 9)
  29. #define S3C2440_SDIDCON_DS_WORD (2 << 22)
  30. #define S3C2410_SDIDCON_TXAFTERRESP (1 << 20)
  31. #define S3C2410_SDIDCON_RXAFTERCMD (1 << 19)
  32. #define S3C2410_SDIDCON_BLOCKMODE (1 << 17)
  33. #define S3C2410_SDIDCON_WIDEBUS (1 << 16)
  34. #define S3C2440_SDIDCON_DATSTART (1 << 14)
  35. #define S3C2410_SDIDCON_XFER_RXSTART (2 << 12)
  36. #define S3C2410_SDIDCON_XFER_TXSTART (3 << 12)
  37. #define S3C2410_SDIDCON_BLKNUM 0x7ff
  38. #define S3C2410_SDIDSTA_FIFOFAIL (1 << 8)
  39. #define S3C2410_SDIDSTA_CRCFAIL (1 << 7)
  40. #define S3C2410_SDIDSTA_RXCRCFAIL (1 << 6)
  41. #define S3C2410_SDIDSTA_DATATIMEOUT (1 << 5)
  42. #define S3C2410_SDIDSTA_XFERFINISH (1 << 4)
  43. #define S3C2410_SDIFSTA_TFHALF (1 << 11)
  44. #define S3C2410_SDIFSTA_COUNTMASK 0x7f
  45. /*
  46. * WARNING: We only support one SD IP block.
  47. * NOTE: It's not likely there will ever exist an S3C24xx with two,
  48. * at least not in this universe all right.
  49. */
  50. static int wide_bus;
  51. static int
  52. s3cmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  53. {
  54. struct s3c24x0_sdi *sdi_regs = s3c24x0_get_base_sdi();
  55. uint32_t sdiccon, sdicsta, sdidcon, sdidsta, sdidat, sdifsta;
  56. uint32_t sdicsta_wait_bit = S3C2410_SDICMDSTAT_CMDSENT;
  57. unsigned int timeout = 100000;
  58. int ret = 0, xfer_len, data_offset = 0;
  59. const uint32_t sdidsta_err_mask = S3C2410_SDIDSTA_FIFOFAIL |
  60. S3C2410_SDIDSTA_CRCFAIL | S3C2410_SDIDSTA_RXCRCFAIL |
  61. S3C2410_SDIDSTA_DATATIMEOUT;
  62. writel(0xffffffff, &sdi_regs->sdicsta);
  63. writel(0xffffffff, &sdi_regs->sdidsta);
  64. writel(0xffffffff, &sdi_regs->sdifsta);
  65. /* Set up data transfer (if applicable). */
  66. if (data) {
  67. writel(data->blocksize, &sdi_regs->sdibsize);
  68. sdidcon = data->blocks & S3C2410_SDIDCON_BLKNUM;
  69. sdidcon |= S3C2410_SDIDCON_BLOCKMODE;
  70. #if defined(CONFIG_S3C2440)
  71. sdidcon |= S3C2440_SDIDCON_DS_WORD | S3C2440_SDIDCON_DATSTART;
  72. #endif
  73. if (wide_bus)
  74. sdidcon |= S3C2410_SDIDCON_WIDEBUS;
  75. if (data->flags & MMC_DATA_READ) {
  76. sdidcon |= S3C2410_SDIDCON_RXAFTERCMD;
  77. sdidcon |= S3C2410_SDIDCON_XFER_RXSTART;
  78. } else {
  79. sdidcon |= S3C2410_SDIDCON_TXAFTERRESP;
  80. sdidcon |= S3C2410_SDIDCON_XFER_TXSTART;
  81. }
  82. writel(sdidcon, &sdi_regs->sdidcon);
  83. }
  84. /* Write CMD arg. */
  85. writel(cmd->cmdarg, &sdi_regs->sdicarg);
  86. /* Write CMD index. */
  87. sdiccon = cmd->cmdidx & S3C2410_SDICMDCON_INDEX;
  88. sdiccon |= S3C2410_SDICMDCON_SENDERHOST;
  89. sdiccon |= S3C2410_SDICMDCON_CMDSTART;
  90. /* Command with short response. */
  91. if (cmd->resp_type & MMC_RSP_PRESENT) {
  92. sdiccon |= S3C2410_SDICMDCON_WAITRSP;
  93. sdicsta_wait_bit = S3C2410_SDICMDSTAT_RSPFIN;
  94. }
  95. /* Command with long response. */
  96. if (cmd->resp_type & MMC_RSP_136)
  97. sdiccon |= S3C2410_SDICMDCON_LONGRSP;
  98. /* Start the command. */
  99. writel(sdiccon, &sdi_regs->sdiccon);
  100. /* Wait for the command to complete or for response. */
  101. for (timeout = 100000; timeout; timeout--) {
  102. sdicsta = readl(&sdi_regs->sdicsta);
  103. if (sdicsta & sdicsta_wait_bit)
  104. break;
  105. if (sdicsta & S3C2410_SDICMDSTAT_CMDTIMEOUT)
  106. timeout = 1;
  107. }
  108. /* Clean the status bits. */
  109. setbits_le32(&sdi_regs->sdicsta, 0xf << 9);
  110. if (!timeout) {
  111. puts("S3C SDI: Command timed out!\n");
  112. ret = -ETIMEDOUT;
  113. goto error;
  114. }
  115. /* Read out the response. */
  116. if (cmd->resp_type & MMC_RSP_136) {
  117. cmd->response[0] = readl(&sdi_regs->sdirsp0);
  118. cmd->response[1] = readl(&sdi_regs->sdirsp1);
  119. cmd->response[2] = readl(&sdi_regs->sdirsp2);
  120. cmd->response[3] = readl(&sdi_regs->sdirsp3);
  121. } else {
  122. cmd->response[0] = readl(&sdi_regs->sdirsp0);
  123. }
  124. /* If there are no data, we're done. */
  125. if (!data)
  126. return 0;
  127. xfer_len = data->blocksize * data->blocks;
  128. while (xfer_len > 0) {
  129. sdidsta = readl(&sdi_regs->sdidsta);
  130. sdifsta = readl(&sdi_regs->sdifsta);
  131. if (sdidsta & sdidsta_err_mask) {
  132. printf("S3C SDI: Data error (sdta=0x%08x)\n", sdidsta);
  133. ret = -EIO;
  134. goto error;
  135. }
  136. if (data->flags & MMC_DATA_READ) {
  137. if ((sdifsta & S3C2410_SDIFSTA_COUNTMASK) < 4)
  138. continue;
  139. sdidat = readl(&sdi_regs->sdidat);
  140. put_unaligned_le32(sdidat, data->dest + data_offset);
  141. } else { /* Write */
  142. /* TX FIFO half full. */
  143. if (!(sdifsta & S3C2410_SDIFSTA_TFHALF))
  144. continue;
  145. /* TX FIFO is below 32b full, write. */
  146. sdidat = get_unaligned_le32(data->src + data_offset);
  147. writel(sdidat, &sdi_regs->sdidat);
  148. }
  149. data_offset += 4;
  150. xfer_len -= 4;
  151. }
  152. /* Wait for the command to complete or for response. */
  153. for (timeout = 100000; timeout; timeout--) {
  154. sdidsta = readl(&sdi_regs->sdidsta);
  155. if (sdidsta & S3C2410_SDIDSTA_XFERFINISH)
  156. break;
  157. if (sdidsta & S3C2410_SDIDSTA_DATATIMEOUT)
  158. timeout = 1;
  159. }
  160. /* Clear status bits. */
  161. writel(0x6f8, &sdi_regs->sdidsta);
  162. if (!timeout) {
  163. puts("S3C SDI: Command timed out!\n");
  164. ret = -ETIMEDOUT;
  165. goto error;
  166. }
  167. writel(0, &sdi_regs->sdidcon);
  168. return 0;
  169. error:
  170. return ret;
  171. }
  172. static int s3cmmc_set_ios(struct mmc *mmc)
  173. {
  174. struct s3c24x0_sdi *sdi_regs = s3c24x0_get_base_sdi();
  175. uint32_t divider = 0;
  176. wide_bus = (mmc->bus_width == 4);
  177. if (!mmc->clock)
  178. return;
  179. divider = DIV_ROUND_UP(get_PCLK(), mmc->clock);
  180. if (divider)
  181. divider--;
  182. writel(divider, &sdi_regs->sdipre);
  183. mdelay(125);
  184. return 0;
  185. }
  186. static int s3cmmc_init(struct mmc *mmc)
  187. {
  188. struct s3c24x0_clock_power *clk_power = s3c24x0_get_base_clock_power();
  189. struct s3c24x0_sdi *sdi_regs = s3c24x0_get_base_sdi();
  190. /* Start the clock. */
  191. setbits_le32(&clk_power->clkcon, 1 << 9);
  192. #if defined(CONFIG_S3C2440)
  193. writel(S3C2440_SDICON_SDRESET, &sdi_regs->sdicon);
  194. mdelay(10);
  195. writel(0x7fffff, &sdi_regs->sdidtimer);
  196. #else
  197. writel(0xffff, &sdi_regs->sdidtimer);
  198. #endif
  199. writel(MMC_MAX_BLOCK_LEN, &sdi_regs->sdibsize);
  200. writel(0x0, &sdi_regs->sdiimsk);
  201. writel(S3C2410_SDICON_FIFORESET | S3C2410_SDICON_CLOCKTYPE,
  202. &sdi_regs->sdicon);
  203. mdelay(125);
  204. return 0;
  205. }
  206. struct s3cmmc_priv {
  207. struct mmc_config cfg;
  208. int (*getcd)(struct mmc *);
  209. int (*getwp)(struct mmc *);
  210. };
  211. static int s3cmmc_getcd(struct mmc *mmc)
  212. {
  213. struct s3cmmc_priv *priv = mmc->priv;
  214. if (priv->getcd)
  215. return priv->getcd(mmc);
  216. else
  217. return 0;
  218. }
  219. static int s3cmmc_getwp(struct mmc *mmc)
  220. {
  221. struct s3cmmc_priv *priv = mmc->priv;
  222. if (priv->getwp)
  223. return priv->getwp(mmc);
  224. else
  225. return 0;
  226. }
  227. static const struct mmc_ops s3cmmc_ops = {
  228. .send_cmd = s3cmmc_send_cmd,
  229. .set_ios = s3cmmc_set_ios,
  230. .init = s3cmmc_init,
  231. .getcd = s3cmmc_getcd,
  232. .getwp = s3cmmc_getwp,
  233. };
  234. int s3cmmc_initialize(bd_t *bis, int (*getcd)(struct mmc *),
  235. int (*getwp)(struct mmc *))
  236. {
  237. struct s3cmmc_priv *priv;
  238. struct mmc *mmc;
  239. struct mmc_config *cfg;
  240. priv = calloc(1, sizeof(*priv));
  241. if (!priv)
  242. return -ENOMEM;
  243. cfg = &priv->cfg;
  244. cfg->name = "S3C MMC";
  245. cfg->ops = &s3cmmc_ops;
  246. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  247. cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_HS;
  248. cfg->f_min = 400000;
  249. cfg->f_max = get_PCLK() / 2;
  250. cfg->b_max = 0x80;
  251. #if defined(CONFIG_S3C2410)
  252. /*
  253. * S3C2410 has some bug that prevents reliable
  254. * operation at higher speed
  255. */
  256. cfg->f_max /= 2;
  257. #endif
  258. mmc = mmc_create(cfg, priv);
  259. if (!mmc) {
  260. free(priv);
  261. return -ENOMEM;
  262. }
  263. return 0;
  264. }