bfin_sdh.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * Driver for Blackfin on-chip SDH controller
  3. *
  4. * Copyright (c) 2008-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <common.h>
  9. #include <malloc.h>
  10. #include <part.h>
  11. #include <mmc.h>
  12. #include <asm/io.h>
  13. #include <linux/errno.h>
  14. #include <asm/byteorder.h>
  15. #include <asm/blackfin.h>
  16. #include <asm/clock.h>
  17. #include <asm/portmux.h>
  18. #include <asm/mach-common/bits/sdh.h>
  19. #include <asm/mach-common/bits/dma.h>
  20. #if defined(__ADSPBF50x__) || defined(__ADSPBF51x__) || defined(__ADSPBF60x__)
  21. # define bfin_read_SDH_CLK_CTL bfin_read_RSI_CLK_CONTROL
  22. # define bfin_write_SDH_CLK_CTL bfin_write_RSI_CLK_CONTROL
  23. # define bfin_write_SDH_ARGUMENT bfin_write_RSI_ARGUMENT
  24. # define bfin_write_SDH_COMMAND bfin_write_RSI_COMMAND
  25. # define bfin_read_SDH_RESPONSE0 bfin_read_RSI_RESPONSE0
  26. # define bfin_read_SDH_RESPONSE1 bfin_read_RSI_RESPONSE1
  27. # define bfin_read_SDH_RESPONSE2 bfin_read_RSI_RESPONSE2
  28. # define bfin_read_SDH_RESPONSE3 bfin_read_RSI_RESPONSE3
  29. # define bfin_write_SDH_DATA_TIMER bfin_write_RSI_DATA_TIMER
  30. # define bfin_write_SDH_DATA_LGTH bfin_write_RSI_DATA_LGTH
  31. # define bfin_read_SDH_DATA_CTL bfin_read_RSI_DATA_CONTROL
  32. # define bfin_write_SDH_DATA_CTL bfin_write_RSI_DATA_CONTROL
  33. # define bfin_read_SDH_STATUS bfin_read_RSI_STATUS
  34. # define bfin_write_SDH_STATUS_CLR bfin_write_RSI_STATUSCL
  35. # define bfin_read_SDH_CFG bfin_read_RSI_CONFIG
  36. # define bfin_write_SDH_CFG bfin_write_RSI_CONFIG
  37. # if defined(__ADSPBF60x__)
  38. # define bfin_read_SDH_BLK_SIZE bfin_read_RSI_BLKSZ
  39. # define bfin_write_SDH_BLK_SIZE bfin_write_RSI_BLKSZ
  40. # define bfin_write_DMA_START_ADDR bfin_write_DMA10_START_ADDR
  41. # define bfin_write_DMA_X_COUNT bfin_write_DMA10_X_COUNT
  42. # define bfin_write_DMA_X_MODIFY bfin_write_DMA10_X_MODIFY
  43. # define bfin_write_DMA_CONFIG bfin_write_DMA10_CONFIG
  44. # else
  45. # define bfin_read_SDH_PWR_CTL bfin_read_RSI_PWR_CONTROL
  46. # define bfin_write_SDH_PWR_CTL bfin_write_RSI_PWR_CONTROL
  47. # define bfin_write_DMA_START_ADDR bfin_write_DMA4_START_ADDR
  48. # define bfin_write_DMA_X_COUNT bfin_write_DMA4_X_COUNT
  49. # define bfin_write_DMA_X_MODIFY bfin_write_DMA4_X_MODIFY
  50. # define bfin_write_DMA_CONFIG bfin_write_DMA4_CONFIG
  51. # endif
  52. # define PORTMUX_PINS \
  53. { P_RSI_DATA0, P_RSI_DATA1, P_RSI_DATA2, P_RSI_DATA3, P_RSI_CMD, P_RSI_CLK, 0 }
  54. #elif defined(__ADSPBF54x__)
  55. # define bfin_write_DMA_START_ADDR bfin_write_DMA22_START_ADDR
  56. # define bfin_write_DMA_X_COUNT bfin_write_DMA22_X_COUNT
  57. # define bfin_write_DMA_X_MODIFY bfin_write_DMA22_X_MODIFY
  58. # define bfin_write_DMA_CONFIG bfin_write_DMA22_CONFIG
  59. # define PORTMUX_PINS \
  60. { P_SD_D0, P_SD_D1, P_SD_D2, P_SD_D3, P_SD_CLK, P_SD_CMD, 0 }
  61. #else
  62. # error no support for this proc yet
  63. #endif
  64. static int
  65. sdh_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd)
  66. {
  67. unsigned int status, timeout;
  68. int cmd = mmc_cmd->cmdidx;
  69. int flags = mmc_cmd->resp_type;
  70. int arg = mmc_cmd->cmdarg;
  71. int ret;
  72. u16 sdh_cmd;
  73. sdh_cmd = cmd | CMD_E;
  74. if (flags & MMC_RSP_PRESENT)
  75. sdh_cmd |= CMD_RSP;
  76. if (flags & MMC_RSP_136)
  77. sdh_cmd |= CMD_L_RSP;
  78. #ifdef RSI_BLKSZ
  79. sdh_cmd |= CMD_DATA0_BUSY;
  80. #endif
  81. bfin_write_SDH_ARGUMENT(arg);
  82. bfin_write_SDH_COMMAND(sdh_cmd);
  83. /* wait for a while */
  84. timeout = 0;
  85. do {
  86. if (++timeout > 1000000) {
  87. status = CMD_TIME_OUT;
  88. break;
  89. }
  90. udelay(1);
  91. status = bfin_read_SDH_STATUS();
  92. } while (!(status & (CMD_SENT | CMD_RESP_END | CMD_TIME_OUT |
  93. CMD_CRC_FAIL)));
  94. if (flags & MMC_RSP_PRESENT) {
  95. mmc_cmd->response[0] = bfin_read_SDH_RESPONSE0();
  96. if (flags & MMC_RSP_136) {
  97. mmc_cmd->response[1] = bfin_read_SDH_RESPONSE1();
  98. mmc_cmd->response[2] = bfin_read_SDH_RESPONSE2();
  99. mmc_cmd->response[3] = bfin_read_SDH_RESPONSE3();
  100. }
  101. }
  102. if (status & CMD_TIME_OUT)
  103. ret = -ETIMEDOUT;
  104. else if (status & CMD_CRC_FAIL && flags & MMC_RSP_CRC)
  105. ret = -ECOMM;
  106. else
  107. ret = 0;
  108. bfin_write_SDH_STATUS_CLR(CMD_SENT_STAT | CMD_RESP_END_STAT |
  109. CMD_TIMEOUT_STAT | CMD_CRC_FAIL_STAT);
  110. #ifdef RSI_BLKSZ
  111. /* wait till card ready */
  112. while (!(bfin_read_RSI_ESTAT() & SD_CARD_READY))
  113. continue;
  114. bfin_write_RSI_ESTAT(SD_CARD_READY);
  115. #endif
  116. return ret;
  117. }
  118. /* set data for single block transfer */
  119. static int sdh_setup_data(struct mmc *mmc, struct mmc_data *data)
  120. {
  121. u16 data_ctl = 0;
  122. u16 dma_cfg = 0;
  123. unsigned long data_size = data->blocksize * data->blocks;
  124. /* Don't support write yet. */
  125. if (data->flags & MMC_DATA_WRITE)
  126. return -EOPNOTSUPP;
  127. #ifndef RSI_BLKSZ
  128. data_ctl |= ((ffs(data->blocksize) - 1) << 4);
  129. #else
  130. bfin_write_SDH_BLK_SIZE(data->blocksize);
  131. #endif
  132. data_ctl |= DTX_DIR;
  133. bfin_write_SDH_DATA_CTL(data_ctl);
  134. dma_cfg = WDSIZE_32 | PSIZE_32 | RESTART | WNR | DMAEN;
  135. bfin_write_SDH_DATA_TIMER(-1);
  136. blackfin_dcache_flush_invalidate_range(data->dest,
  137. data->dest + data_size);
  138. /* configure DMA */
  139. bfin_write_DMA_START_ADDR(data->dest);
  140. bfin_write_DMA_X_COUNT(data_size / 4);
  141. bfin_write_DMA_X_MODIFY(4);
  142. bfin_write_DMA_CONFIG(dma_cfg);
  143. bfin_write_SDH_DATA_LGTH(data_size);
  144. /* kick off transfer */
  145. bfin_write_SDH_DATA_CTL(bfin_read_SDH_DATA_CTL() | DTX_DMA_E | DTX_E);
  146. return 0;
  147. }
  148. static int bfin_sdh_request(struct mmc *mmc, struct mmc_cmd *cmd,
  149. struct mmc_data *data)
  150. {
  151. u32 status;
  152. int ret = 0;
  153. if (data) {
  154. ret = sdh_setup_data(mmc, data);
  155. if (ret)
  156. return ret;
  157. }
  158. ret = sdh_send_cmd(mmc, cmd);
  159. if (ret) {
  160. bfin_write_SDH_COMMAND(0);
  161. bfin_write_DMA_CONFIG(0);
  162. bfin_write_SDH_DATA_CTL(0);
  163. SSYNC();
  164. printf("sending CMD%d failed\n", cmd->cmdidx);
  165. return ret;
  166. }
  167. if (data) {
  168. do {
  169. udelay(1);
  170. status = bfin_read_SDH_STATUS();
  171. } while (!(status & (DAT_END | DAT_TIME_OUT | DAT_CRC_FAIL |
  172. RX_OVERRUN)));
  173. if (status & DAT_TIME_OUT) {
  174. bfin_write_SDH_STATUS_CLR(DAT_TIMEOUT_STAT);
  175. ret = -ETIMEDOUT;
  176. } else if (status & (DAT_CRC_FAIL | RX_OVERRUN)) {
  177. bfin_write_SDH_STATUS_CLR(DAT_CRC_FAIL_STAT | RX_OVERRUN_STAT);
  178. ret = -ECOMM;
  179. } else
  180. bfin_write_SDH_STATUS_CLR(DAT_BLK_END_STAT | DAT_END_STAT);
  181. if (ret) {
  182. printf("tranfering data failed\n");
  183. return ret;
  184. }
  185. }
  186. return 0;
  187. }
  188. static void sdh_set_clk(unsigned long clk)
  189. {
  190. unsigned long sys_clk;
  191. unsigned long clk_div;
  192. u16 clk_ctl = 0;
  193. clk_ctl = bfin_read_SDH_CLK_CTL();
  194. if (clk) {
  195. /* setting SD_CLK */
  196. sys_clk = get_sclk();
  197. bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
  198. if (sys_clk % (2 * clk) == 0)
  199. clk_div = sys_clk / (2 * clk) - 1;
  200. else
  201. clk_div = sys_clk / (2 * clk);
  202. if (clk_div > 0xff)
  203. clk_div = 0xff;
  204. clk_ctl |= (clk_div & 0xff);
  205. clk_ctl |= CLK_E;
  206. bfin_write_SDH_CLK_CTL(clk_ctl);
  207. } else
  208. bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
  209. }
  210. static int bfin_sdh_set_ios(struct mmc *mmc)
  211. {
  212. u16 cfg = 0;
  213. u16 clk_ctl = 0;
  214. if (mmc->bus_width == 4) {
  215. cfg = bfin_read_SDH_CFG();
  216. #ifndef RSI_BLKSZ
  217. cfg &= ~PD_SDDAT3;
  218. #endif
  219. cfg |= PUP_SDDAT3;
  220. bfin_write_SDH_CFG(cfg);
  221. clk_ctl |= WIDE_BUS_4;
  222. }
  223. bfin_write_SDH_CLK_CTL(clk_ctl);
  224. sdh_set_clk(mmc->clock);
  225. return 0;
  226. }
  227. static int bfin_sdh_init(struct mmc *mmc)
  228. {
  229. const unsigned short pins[] = PORTMUX_PINS;
  230. int ret;
  231. /* Initialize sdh controller */
  232. ret = peripheral_request_list(pins, "bfin_sdh");
  233. if (ret < 0)
  234. return ret;
  235. #if defined(__ADSPBF54x__)
  236. bfin_write_DMAC1_PERIMUX(bfin_read_DMAC1_PERIMUX() | 0x1);
  237. #endif
  238. bfin_write_SDH_CFG(bfin_read_SDH_CFG() | CLKS_EN);
  239. /* Disable card detect pin */
  240. bfin_write_SDH_CFG((bfin_read_SDH_CFG() & 0x1F) | 0x60);
  241. #ifndef RSI_BLKSZ
  242. bfin_write_SDH_PWR_CTL(PWR_ON | ROD_CTL);
  243. #else
  244. bfin_write_SDH_CFG(bfin_read_SDH_CFG() | PWR_ON);
  245. #endif
  246. return 0;
  247. }
  248. static const struct mmc_ops bfin_mmc_ops = {
  249. .send_cmd = bfin_sdh_request,
  250. .set_ios = bfin_sdh_set_ios,
  251. .init = bfin_sdh_init,
  252. };
  253. static struct mmc_config bfin_mmc_cfg = {
  254. .name = "Blackfin SDH",
  255. .ops = &bfin_mmc_ops,
  256. .host_caps = MMC_MODE_4BIT,
  257. .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
  258. .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
  259. };
  260. int bfin_mmc_init(bd_t *bis)
  261. {
  262. struct mmc *mmc;
  263. bfin_mmc_cfg.f_max = get_sclk();
  264. bfin_mmc_cfg.f_min = bfin_mmc_cfg.f_max >> 9;
  265. mmc = mmc_create(&bfin_mmc_cfg, NULL);
  266. if (mmc == NULL)
  267. return -1;
  268. return 0;
  269. }