atmel_sdhci.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Copyright (C) 2015 Atmel Corporation
  3. * Wenyou.Yang <wenyou.yang@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <malloc.h>
  11. #include <sdhci.h>
  12. #include <asm/arch/clk.h>
  13. #define ATMEL_SDHC_MIN_FREQ 400000
  14. #ifndef CONFIG_DM_MMC
  15. int atmel_sdhci_init(void *regbase, u32 id)
  16. {
  17. struct sdhci_host *host;
  18. u32 max_clk, min_clk = ATMEL_SDHC_MIN_FREQ;
  19. host = (struct sdhci_host *)calloc(1, sizeof(struct sdhci_host));
  20. if (!host) {
  21. printf("%s: sdhci_host calloc failed\n", __func__);
  22. return -ENOMEM;
  23. }
  24. host->name = "atmel_sdhci";
  25. host->ioaddr = regbase;
  26. host->quirks = 0;
  27. max_clk = at91_get_periph_generated_clk(id);
  28. if (!max_clk) {
  29. printf("%s: Failed to get the proper clock\n", __func__);
  30. free(host);
  31. return -ENODEV;
  32. }
  33. add_sdhci(host, max_clk, min_clk);
  34. return 0;
  35. }
  36. #else
  37. DECLARE_GLOBAL_DATA_PTR;
  38. struct atmel_sdhci_plat {
  39. struct mmc_config cfg;
  40. struct mmc mmc;
  41. };
  42. static int atmel_sdhci_probe(struct udevice *dev)
  43. {
  44. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  45. struct atmel_sdhci_plat *plat = dev_get_platdata(dev);
  46. struct sdhci_host *host = dev_get_priv(dev);
  47. u32 max_clk;
  48. u32 caps, caps_1;
  49. u32 clk_base, clk_mul;
  50. ulong gck_rate;
  51. struct clk clk;
  52. int ret;
  53. ret = clk_get_by_index(dev, 0, &clk);
  54. if (ret)
  55. return ret;
  56. ret = clk_enable(&clk);
  57. if (ret)
  58. return ret;
  59. host->name = dev->name;
  60. host->ioaddr = (void *)dev_get_addr(dev);
  61. host->quirks = 0;
  62. host->bus_width = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
  63. "bus-width", 4);
  64. caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  65. clk_base = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  66. caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
  67. clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> SDHCI_CLOCK_MUL_SHIFT;
  68. gck_rate = clk_base * 1000000 * (clk_mul + 1);
  69. ret = clk_get_by_index(dev, 1, &clk);
  70. if (ret)
  71. return ret;
  72. ret = clk_set_rate(&clk, gck_rate);
  73. if (ret)
  74. return ret;
  75. max_clk = clk_get_rate(&clk);
  76. if (!max_clk)
  77. return -EINVAL;
  78. ret = sdhci_setup_cfg(&plat->cfg, host, max_clk, ATMEL_SDHC_MIN_FREQ);
  79. if (ret)
  80. return ret;
  81. host->mmc = &plat->mmc;
  82. host->mmc->dev = dev;
  83. host->mmc->priv = host;
  84. upriv->mmc = host->mmc;
  85. clk_free(&clk);
  86. return sdhci_probe(dev);
  87. }
  88. static int atmel_sdhci_bind(struct udevice *dev)
  89. {
  90. struct atmel_sdhci_plat *plat = dev_get_platdata(dev);
  91. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  92. }
  93. static const struct udevice_id atmel_sdhci_ids[] = {
  94. { .compatible = "atmel,sama5d2-sdhci" },
  95. { }
  96. };
  97. U_BOOT_DRIVER(atmel_sdhci_drv) = {
  98. .name = "atmel_sdhci",
  99. .id = UCLASS_MMC,
  100. .of_match = atmel_sdhci_ids,
  101. .ops = &sdhci_ops,
  102. .bind = atmel_sdhci_bind,
  103. .probe = atmel_sdhci_probe,
  104. .priv_auto_alloc_size = sizeof(struct sdhci_host),
  105. .platdata_auto_alloc_size = sizeof(struct atmel_sdhci_plat),
  106. };
  107. #endif