arm_pl180_mmci.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * ARM PrimeCell MultiMedia Card Interface - PL180
  3. *
  4. * Copyright (C) ST-Ericsson SA 2010
  5. *
  6. * Author: Ulf Hansson <ulf.hansson@stericsson.com>
  7. * Author: Martin Lundholm <martin.xa.lundholm@stericsson.com>
  8. * Ported to drivers/mmc/ by: Matt Waddel <matt.waddel@linaro.org>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. /* #define DEBUG */
  13. #include <asm/io.h>
  14. #include "common.h"
  15. #include <errno.h>
  16. #include <mmc.h>
  17. #include "arm_pl180_mmci.h"
  18. #include <malloc.h>
  19. static int wait_for_command_end(struct mmc *dev, struct mmc_cmd *cmd)
  20. {
  21. u32 hoststatus, statusmask;
  22. struct pl180_mmc_host *host = dev->priv;
  23. statusmask = SDI_STA_CTIMEOUT | SDI_STA_CCRCFAIL;
  24. if ((cmd->resp_type & MMC_RSP_PRESENT))
  25. statusmask |= SDI_STA_CMDREND;
  26. else
  27. statusmask |= SDI_STA_CMDSENT;
  28. do
  29. hoststatus = readl(&host->base->status) & statusmask;
  30. while (!hoststatus);
  31. writel(statusmask, &host->base->status_clear);
  32. if (hoststatus & SDI_STA_CTIMEOUT) {
  33. debug("CMD%d time out\n", cmd->cmdidx);
  34. return -ETIMEDOUT;
  35. } else if ((hoststatus & SDI_STA_CCRCFAIL) &&
  36. (cmd->resp_type & MMC_RSP_CRC)) {
  37. printf("CMD%d CRC error\n", cmd->cmdidx);
  38. return -EILSEQ;
  39. }
  40. if (cmd->resp_type & MMC_RSP_PRESENT) {
  41. cmd->response[0] = readl(&host->base->response0);
  42. cmd->response[1] = readl(&host->base->response1);
  43. cmd->response[2] = readl(&host->base->response2);
  44. cmd->response[3] = readl(&host->base->response3);
  45. debug("CMD%d response[0]:0x%08X, response[1]:0x%08X, "
  46. "response[2]:0x%08X, response[3]:0x%08X\n",
  47. cmd->cmdidx, cmd->response[0], cmd->response[1],
  48. cmd->response[2], cmd->response[3]);
  49. }
  50. return 0;
  51. }
  52. /* send command to the mmc card and wait for results */
  53. static int do_command(struct mmc *dev, struct mmc_cmd *cmd)
  54. {
  55. int result;
  56. u32 sdi_cmd = 0;
  57. struct pl180_mmc_host *host = dev->priv;
  58. sdi_cmd = ((cmd->cmdidx & SDI_CMD_CMDINDEX_MASK) | SDI_CMD_CPSMEN);
  59. if (cmd->resp_type) {
  60. sdi_cmd |= SDI_CMD_WAITRESP;
  61. if (cmd->resp_type & MMC_RSP_136)
  62. sdi_cmd |= SDI_CMD_LONGRESP;
  63. }
  64. writel((u32)cmd->cmdarg, &host->base->argument);
  65. udelay(COMMAND_REG_DELAY);
  66. writel(sdi_cmd, &host->base->command);
  67. result = wait_for_command_end(dev, cmd);
  68. /* After CMD2 set RCA to a none zero value. */
  69. if ((result == 0) && (cmd->cmdidx == MMC_CMD_ALL_SEND_CID))
  70. dev->rca = 10;
  71. /* After CMD3 open drain is switched off and push pull is used. */
  72. if ((result == 0) && (cmd->cmdidx == MMC_CMD_SET_RELATIVE_ADDR)) {
  73. u32 sdi_pwr = readl(&host->base->power) & ~SDI_PWR_OPD;
  74. writel(sdi_pwr, &host->base->power);
  75. }
  76. return result;
  77. }
  78. static int read_bytes(struct mmc *dev, u32 *dest, u32 blkcount, u32 blksize)
  79. {
  80. u32 *tempbuff = dest;
  81. u64 xfercount = blkcount * blksize;
  82. struct pl180_mmc_host *host = dev->priv;
  83. u32 status, status_err;
  84. debug("read_bytes: blkcount=%u blksize=%u\n", blkcount, blksize);
  85. status = readl(&host->base->status);
  86. status_err = status & (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT |
  87. SDI_STA_RXOVERR);
  88. while ((!status_err) && (xfercount >= sizeof(u32))) {
  89. if (status & SDI_STA_RXDAVL) {
  90. *(tempbuff) = readl(&host->base->fifo);
  91. tempbuff++;
  92. xfercount -= sizeof(u32);
  93. }
  94. status = readl(&host->base->status);
  95. status_err = status & (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT |
  96. SDI_STA_RXOVERR);
  97. }
  98. status_err = status &
  99. (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT | SDI_STA_DBCKEND |
  100. SDI_STA_RXOVERR);
  101. while (!status_err) {
  102. status = readl(&host->base->status);
  103. status_err = status &
  104. (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT | SDI_STA_DBCKEND |
  105. SDI_STA_RXOVERR);
  106. }
  107. if (status & SDI_STA_DTIMEOUT) {
  108. printf("Read data timed out, xfercount: %llu, status: 0x%08X\n",
  109. xfercount, status);
  110. return -ETIMEDOUT;
  111. } else if (status & SDI_STA_DCRCFAIL) {
  112. printf("Read data bytes CRC error: 0x%x\n", status);
  113. return -EILSEQ;
  114. } else if (status & SDI_STA_RXOVERR) {
  115. printf("Read data RX overflow error\n");
  116. return -EIO;
  117. }
  118. writel(SDI_ICR_MASK, &host->base->status_clear);
  119. if (xfercount) {
  120. printf("Read data error, xfercount: %llu\n", xfercount);
  121. return -ENOBUFS;
  122. }
  123. return 0;
  124. }
  125. static int write_bytes(struct mmc *dev, u32 *src, u32 blkcount, u32 blksize)
  126. {
  127. u32 *tempbuff = src;
  128. int i;
  129. u64 xfercount = blkcount * blksize;
  130. struct pl180_mmc_host *host = dev->priv;
  131. u32 status, status_err;
  132. debug("write_bytes: blkcount=%u blksize=%u\n", blkcount, blksize);
  133. status = readl(&host->base->status);
  134. status_err = status & (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT);
  135. while (!status_err && xfercount) {
  136. if (status & SDI_STA_TXFIFOBW) {
  137. if (xfercount >= SDI_FIFO_BURST_SIZE * sizeof(u32)) {
  138. for (i = 0; i < SDI_FIFO_BURST_SIZE; i++)
  139. writel(*(tempbuff + i),
  140. &host->base->fifo);
  141. tempbuff += SDI_FIFO_BURST_SIZE;
  142. xfercount -= SDI_FIFO_BURST_SIZE * sizeof(u32);
  143. } else {
  144. while (xfercount >= sizeof(u32)) {
  145. writel(*(tempbuff), &host->base->fifo);
  146. tempbuff++;
  147. xfercount -= sizeof(u32);
  148. }
  149. }
  150. }
  151. status = readl(&host->base->status);
  152. status_err = status & (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT);
  153. }
  154. status_err = status &
  155. (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT | SDI_STA_DBCKEND);
  156. while (!status_err) {
  157. status = readl(&host->base->status);
  158. status_err = status &
  159. (SDI_STA_DCRCFAIL | SDI_STA_DTIMEOUT | SDI_STA_DBCKEND);
  160. }
  161. if (status & SDI_STA_DTIMEOUT) {
  162. printf("Write data timed out, xfercount:%llu,status:0x%08X\n",
  163. xfercount, status);
  164. return -ETIMEDOUT;
  165. } else if (status & SDI_STA_DCRCFAIL) {
  166. printf("Write data CRC error\n");
  167. return -EILSEQ;
  168. }
  169. writel(SDI_ICR_MASK, &host->base->status_clear);
  170. if (xfercount) {
  171. printf("Write data error, xfercount:%llu", xfercount);
  172. return -ENOBUFS;
  173. }
  174. return 0;
  175. }
  176. static int do_data_transfer(struct mmc *dev,
  177. struct mmc_cmd *cmd,
  178. struct mmc_data *data)
  179. {
  180. int error = -ETIMEDOUT;
  181. struct pl180_mmc_host *host = dev->priv;
  182. u32 blksz = 0;
  183. u32 data_ctrl = 0;
  184. u32 data_len = (u32) (data->blocks * data->blocksize);
  185. if (!host->version2) {
  186. blksz = (ffs(data->blocksize) - 1);
  187. data_ctrl |= ((blksz << 4) & SDI_DCTRL_DBLKSIZE_MASK);
  188. } else {
  189. blksz = data->blocksize;
  190. data_ctrl |= (blksz << SDI_DCTRL_DBLOCKSIZE_V2_SHIFT);
  191. }
  192. data_ctrl |= SDI_DCTRL_DTEN | SDI_DCTRL_BUSYMODE;
  193. writel(SDI_DTIMER_DEFAULT, &host->base->datatimer);
  194. writel(data_len, &host->base->datalength);
  195. udelay(DATA_REG_DELAY);
  196. if (data->flags & MMC_DATA_READ) {
  197. data_ctrl |= SDI_DCTRL_DTDIR_IN;
  198. writel(data_ctrl, &host->base->datactrl);
  199. error = do_command(dev, cmd);
  200. if (error)
  201. return error;
  202. error = read_bytes(dev, (u32 *)data->dest, (u32)data->blocks,
  203. (u32)data->blocksize);
  204. } else if (data->flags & MMC_DATA_WRITE) {
  205. error = do_command(dev, cmd);
  206. if (error)
  207. return error;
  208. writel(data_ctrl, &host->base->datactrl);
  209. error = write_bytes(dev, (u32 *)data->src, (u32)data->blocks,
  210. (u32)data->blocksize);
  211. }
  212. return error;
  213. }
  214. static int host_request(struct mmc *dev,
  215. struct mmc_cmd *cmd,
  216. struct mmc_data *data)
  217. {
  218. int result;
  219. if (data)
  220. result = do_data_transfer(dev, cmd, data);
  221. else
  222. result = do_command(dev, cmd);
  223. return result;
  224. }
  225. /* MMC uses open drain drivers in the enumeration phase */
  226. static int mmc_host_reset(struct mmc *dev)
  227. {
  228. struct pl180_mmc_host *host = dev->priv;
  229. writel(host->pwr_init, &host->base->power);
  230. return 0;
  231. }
  232. static int host_set_ios(struct mmc *dev)
  233. {
  234. struct pl180_mmc_host *host = dev->priv;
  235. u32 sdi_clkcr;
  236. sdi_clkcr = readl(&host->base->clock);
  237. /* Ramp up the clock rate */
  238. if (dev->clock) {
  239. u32 clkdiv = 0;
  240. u32 tmp_clock;
  241. if (dev->clock >= dev->cfg->f_max) {
  242. clkdiv = 0;
  243. dev->clock = dev->cfg->f_max;
  244. } else {
  245. clkdiv = (host->clock_in / dev->clock) - 2;
  246. }
  247. tmp_clock = host->clock_in / (clkdiv + 2);
  248. while (tmp_clock > dev->clock) {
  249. clkdiv++;
  250. tmp_clock = host->clock_in / (clkdiv + 2);
  251. }
  252. if (clkdiv > SDI_CLKCR_CLKDIV_MASK)
  253. clkdiv = SDI_CLKCR_CLKDIV_MASK;
  254. tmp_clock = host->clock_in / (clkdiv + 2);
  255. dev->clock = tmp_clock;
  256. sdi_clkcr &= ~(SDI_CLKCR_CLKDIV_MASK);
  257. sdi_clkcr |= clkdiv;
  258. }
  259. /* Set the bus width */
  260. if (dev->bus_width) {
  261. u32 buswidth = 0;
  262. switch (dev->bus_width) {
  263. case 1:
  264. buswidth |= SDI_CLKCR_WIDBUS_1;
  265. break;
  266. case 4:
  267. buswidth |= SDI_CLKCR_WIDBUS_4;
  268. break;
  269. case 8:
  270. buswidth |= SDI_CLKCR_WIDBUS_8;
  271. break;
  272. default:
  273. printf("Invalid bus width: %d\n", dev->bus_width);
  274. break;
  275. }
  276. sdi_clkcr &= ~(SDI_CLKCR_WIDBUS_MASK);
  277. sdi_clkcr |= buswidth;
  278. }
  279. writel(sdi_clkcr, &host->base->clock);
  280. udelay(CLK_CHANGE_DELAY);
  281. return 0;
  282. }
  283. static const struct mmc_ops arm_pl180_mmci_ops = {
  284. .send_cmd = host_request,
  285. .set_ios = host_set_ios,
  286. .init = mmc_host_reset,
  287. };
  288. /*
  289. * mmc_host_init - initialize the mmc controller.
  290. * Set initial clock and power for mmc slot.
  291. * Initialize mmc struct and register with mmc framework.
  292. */
  293. int arm_pl180_mmci_init(struct pl180_mmc_host *host)
  294. {
  295. struct mmc *mmc;
  296. u32 sdi_u32;
  297. writel(host->pwr_init, &host->base->power);
  298. writel(host->clkdiv_init, &host->base->clock);
  299. udelay(CLK_CHANGE_DELAY);
  300. /* Disable mmc interrupts */
  301. sdi_u32 = readl(&host->base->mask0) & ~SDI_MASK0_MASK;
  302. writel(sdi_u32, &host->base->mask0);
  303. host->cfg.name = host->name;
  304. host->cfg.ops = &arm_pl180_mmci_ops;
  305. /* TODO remove the duplicates */
  306. host->cfg.host_caps = host->caps;
  307. host->cfg.voltages = host->voltages;
  308. host->cfg.f_min = host->clock_min;
  309. host->cfg.f_max = host->clock_max;
  310. if (host->b_max != 0)
  311. host->cfg.b_max = host->b_max;
  312. else
  313. host->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  314. mmc = mmc_create(&host->cfg, host);
  315. if (mmc == NULL)
  316. return -1;
  317. debug("registered mmc interface number is:%d\n", mmc->block_dev.devnum);
  318. return 0;
  319. }