omap24xx_i2c.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * (C) Copyright 2004-2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _OMAP2PLUS_I2C_H_
  8. #define _OMAP2PLUS_I2C_H_
  9. /* I2C masks */
  10. /* I2C Interrupt Enable Register (I2C_IE): */
  11. #define I2C_IE_GC_IE (1 << 5)
  12. #define I2C_IE_XRDY_IE (1 << 4) /* Transmit data ready interrupt enable */
  13. #define I2C_IE_RRDY_IE (1 << 3) /* Receive data ready interrupt enable */
  14. #define I2C_IE_ARDY_IE (1 << 2) /* Register access ready interrupt enable */
  15. #define I2C_IE_NACK_IE (1 << 1) /* No acknowledgment interrupt enable */
  16. #define I2C_IE_AL_IE (1 << 0) /* Arbitration lost interrupt enable */
  17. /* I2C Status Register (I2C_STAT): */
  18. #define I2C_STAT_SBD (1 << 15) /* Single byte data */
  19. #define I2C_STAT_BB (1 << 12) /* Bus busy */
  20. #define I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  21. #define I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  22. #define I2C_STAT_AAS (1 << 9) /* Address as slave */
  23. #define I2C_STAT_GC (1 << 5)
  24. #define I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  25. #define I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  26. #define I2C_STAT_ARDY (1 << 2) /* Register access ready */
  27. #define I2C_STAT_NACK (1 << 1) /* No acknowledgment interrupt enable */
  28. #define I2C_STAT_AL (1 << 0) /* Arbitration lost interrupt enable */
  29. /* I2C Interrupt Code Register (I2C_INTCODE): */
  30. #define I2C_INTCODE_MASK 7
  31. #define I2C_INTCODE_NONE 0
  32. #define I2C_INTCODE_AL 1 /* Arbitration lost */
  33. #define I2C_INTCODE_NAK 2 /* No acknowledgement/general call */
  34. #define I2C_INTCODE_ARDY 3 /* Register access ready */
  35. #define I2C_INTCODE_RRDY 4 /* Rcv data ready */
  36. #define I2C_INTCODE_XRDY 5 /* Xmit data ready */
  37. /* I2C Buffer Configuration Register (I2C_BUF): */
  38. #define I2C_BUF_RDMA_EN (1 << 15) /* Receive DMA channel enable */
  39. #define I2C_BUF_XDMA_EN (1 << 7) /* Transmit DMA channel enable */
  40. /* I2C Configuration Register (I2C_CON): */
  41. #define I2C_CON_EN (1 << 15) /* I2C module enable */
  42. #define I2C_CON_BE (1 << 14) /* Big endian mode */
  43. #define I2C_CON_STB (1 << 11) /* Start byte mode (master mode only) */
  44. #define I2C_CON_MST (1 << 10) /* Master/slave mode */
  45. #define I2C_CON_TRX (1 << 9) /* Transmitter/receiver mode */
  46. /* (master mode only) */
  47. #define I2C_CON_XA (1 << 8) /* Expand address */
  48. #define I2C_CON_STP (1 << 1) /* Stop condition (master mode only) */
  49. #define I2C_CON_STT (1 << 0) /* Start condition (master mode only) */
  50. /* I2C System Test Register (I2C_SYSTEST): */
  51. #define I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  52. #define I2C_SYSTEST_FREE (1 << 14) /* Free running mode, on brkpoint) */
  53. #define I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  54. #define I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  55. #define I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense input value */
  56. #define I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive output value */
  57. #define I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense input value */
  58. #define I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive output value */
  59. /* I2C System Status Register (I2C_SYSS): */
  60. #define I2C_SYSS_RDONE (1 << 0) /* Internel reset monitoring */
  61. #define I2C_SCLL_SCLL 0
  62. #define I2C_SCLL_SCLL_M 0xFF
  63. #define I2C_SCLL_HSSCLL 8
  64. #define I2C_SCLH_HSSCLL_M 0xFF
  65. #define I2C_SCLH_SCLH 0
  66. #define I2C_SCLH_SCLH_M 0xFF
  67. #define I2C_SCLH_HSSCLH 8
  68. #define I2C_SCLH_HSSCLH_M 0xFF
  69. #define OMAP_I2C_STANDARD 100000
  70. #define OMAP_I2C_FAST_MODE 400000
  71. #define OMAP_I2C_HIGH_SPEED 3400000
  72. #define SYSTEM_CLOCK_12 12000000
  73. #define SYSTEM_CLOCK_13 13000000
  74. #define SYSTEM_CLOCK_192 19200000
  75. #define SYSTEM_CLOCK_96 96000000
  76. /* Use the reference value of 96MHz if not explicitly set by the board */
  77. #ifndef I2C_IP_CLK
  78. #define I2C_IP_CLK SYSTEM_CLOCK_96
  79. #endif
  80. /*
  81. * The reference minimum clock for high speed is 19.2MHz.
  82. * The linux 2.6.30 kernel uses this value.
  83. * The reference minimum clock for fast mode is 9.6MHz
  84. * The reference minimum clock for standard mode is 4MHz
  85. * In TRM, the value of 12MHz is used.
  86. */
  87. #ifndef I2C_INTERNAL_SAMPLING_CLK
  88. #define I2C_INTERNAL_SAMPLING_CLK 19200000
  89. #endif
  90. /*
  91. * The equation for the low and high time is
  92. * tlow = scll + scll_trim = (sampling clock * tlow_duty) / speed
  93. * thigh = sclh + sclh_trim = (sampling clock * (1 - tlow_duty)) / speed
  94. *
  95. * If the duty cycle is 50%
  96. *
  97. * tlow = scll + scll_trim = sampling clock / (2 * speed)
  98. * thigh = sclh + sclh_trim = sampling clock / (2 * speed)
  99. *
  100. * In TRM
  101. * scll_trim = 7
  102. * sclh_trim = 5
  103. *
  104. * The linux 2.6.30 kernel uses
  105. * scll_trim = 6
  106. * sclh_trim = 6
  107. *
  108. * These are the trim values for standard and fast speed
  109. */
  110. #ifndef I2C_FASTSPEED_SCLL_TRIM
  111. #define I2C_FASTSPEED_SCLL_TRIM 6
  112. #endif
  113. #ifndef I2C_FASTSPEED_SCLH_TRIM
  114. #define I2C_FASTSPEED_SCLH_TRIM 6
  115. #endif
  116. /* These are the trim values for high speed */
  117. #ifndef I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM
  118. #define I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM I2C_FASTSPEED_SCLL_TRIM
  119. #endif
  120. #ifndef I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM
  121. #define I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM I2C_FASTSPEED_SCLH_TRIM
  122. #endif
  123. #ifndef I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM
  124. #define I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM I2C_FASTSPEED_SCLL_TRIM
  125. #endif
  126. #ifndef I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM
  127. #define I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM I2C_FASTSPEED_SCLH_TRIM
  128. #endif
  129. #define I2C_PSC_MAX 0x0f
  130. #define I2C_PSC_MIN 0x00
  131. #endif /* _OMAP24XX_I2C_H_ */